

# Product Change Notification / SYST-03RRAW539

# Date:

04-May-2023

# **Product Category:**

8-bit Microcontrollers

# **PCN Type:**

**Document Change** 

# **Notification Subject:**

ERRATA - PIC18F66K80 Family Silicon Errata and Data Sheet Clarification

# **Affected CPNs:**

SYST-03RRAW539\_Affected\_CPN\_05042023.pdf SYST-03RRAW539\_Affected\_CPN\_05042023.csv

# **Notification Text:**

### SYST-03RRAW539

Microchip has released a new Errata for the PIC18F66K80 Family Silicon Errata and Data Sheet Clarification of devices. If you are using one of these devices please read the document located at PIC18F66K80 Family Silicon Errata and Data Sheet Clarification.

Notification Status: Final

**Description of Change:** Added Data Sheet Clarification Module 1: Register 23-3.

Impacts to Data Sheet: None

Change Implementation Status: Complete

Date Document Changes Effective: 04 May 2023

NOTE: Please be advised that this is a change to the document only the product has not been changed.

Markings to Distinguish Revised from Unrevised Devices::N/A

# **Attachments:**

PIC18F66K80 Family Silicon Errata and Data Sheet Clarification

Please contact your local Microchip sales office with questions or concerns regarding this notification.

### **Terms and Conditions:**

If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our PCN home page select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the PCN FAQ section.

If you wish to <u>change your PCN profile, including opt out</u>, please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections.



# PIC18F66K80

# PIC18F66K80 Family Silicon Errata and Data Sheet Clarification

The PIC18F66K80 family devices that you have received conform functionally to the current Device Data Sheet (DS30009977**G**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC18F66K80 silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A6).

Data Sheet clarifications and corrections start on page 10, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB<sup>®</sup> IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate website (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with a hardware debugger:

- 1. Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB IDE project.
- 3. Configure the MPLAB IDE project for the appropriate device and hardware debugger.
- 4. Based on the version of MPLAB IDE you are using, do one of the following:
  - a) For MPLAB IDE 8, select <u>Programmer ></u> <u>Reconnect</u>.
  - b) For MPLAB X IDE, select <u>Window ></u> <u>Dashboard</u> and click the Refresh Debug Tool Status icon ( ).
- 5. Depending on the development tool used, the part number and Device Revision ID value appear in the Output window.

The DEVREV values for the various PIC18F66K80 silicon revisions are shown in Table 1.

| Deut Number  | Device ID <sup>(1)</sup> | Re  | evision ID for S | Silicon Revisio | n <sup>(2)</sup> |
|--------------|--------------------------|-----|------------------|-----------------|------------------|
| Part Number  |                          | A2  | A3               | A4              | A6               |
| PIC18F66K80  | 60E0                     |     |                  |                 |                  |
| PIC18F65K80  | 6140                     |     |                  |                 |                  |
| PIC18F46K80  | 6100                     |     |                  |                 |                  |
| PIC18F45K80  | 6160                     | -   |                  |                 |                  |
| PIC18F26K80  | 6120                     |     |                  |                 |                  |
| PIC18F25K80  | 6180                     | 2h  | 26               | 46              | 6h               |
| PIC18LF66K80 | 61C0                     | 211 | 3h               | 4h              | 6h               |
| PIC18LF65K80 | 6220                     |     |                  |                 |                  |
| PIC18LF46K80 | 61E0                     | 1   |                  |                 |                  |
| PIC18LF45K80 | 6240                     | 1   |                  |                 |                  |
| PIC18LF26K80 | 6200                     | 1   |                  |                 |                  |
| PIC18LF25K80 | 6260                     |     |                  |                 |                  |

TABLE 1: SILICON DEVREV VALUES

**Note 1:** The Device IDs (DEVID and DEVREV) are located at the last two implemented addresses of Configuration memory space. They are shown in hexadecimal in the format, "DEVID DEVREV".

2: Refer to the "PIC18FXXK80 Family Flash Microcontroller Programming Specification" (DS39972) for detailed information on Device and Revision IDs for your specific device.

Note: If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

| TABLE 2: | SILICON ISSUE SUMMARY |
|----------|-----------------------|
|----------|-----------------------|

| Module                               | Feature                       | ltem<br>Number | Issue Summary                                                                                                                                                                                      |    |    | cted<br>ions <sup>(1</sup> | I) |
|--------------------------------------|-------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----------------------------|----|
|                                      |                               | Number         |                                                                                                                                                                                                    | A2 | A3 | <b>A</b> 4                 | A6 |
| Analog-to-Digital<br>Converter (A/D) | A/D<br>Performance            | 1.             | The 12-bit A/D performance is outside the data sheet's A/D Converter specifications.                                                                                                               | Х  | Х  | Х                          | Х  |
| EUSART                               | Synchronous<br>Transmit       | 2.             | When using the Synchronous Transmit mode,<br>transmitted data may become corrupted if<br>using the TXxIF bit to determine when to load<br>the TXREGx register.                                     | Х  |    |                            |    |
| ECCP                                 | Auto-Shutdown                 | 3.             | The tri-state setting of the auto-shutdown<br>feature in the enhanced PWM will not<br>successfully drive the pin to tri-state.                                                                     | Х  | Х  | Х                          | X  |
| ECAN                                 | CAN Clock<br>Source Selection | 4.             | The CLKSEL bit in the CIOCON register is<br>modifiable while the ECAN module is active.                                                                                                            | Х  |    |                            |    |
| Ultra Low-Power<br>Sleep             | Sleep Entry                   | 5.             | Entering Ultra Low-Power Sleep mode by<br>setting RETEN = 0 and SRETEN = 1, will<br>cause the part to not be programmable<br>through ICSP™.<br>Maximum current limits may be higher than           |    |    |                            |    |
| IPD and IDD                          | Maximum Limit                 | 6.             | Maximum current limits may be higher than specified in Table 31-2 of the data sheet.                                                                                                               | Х  |    |                            |    |
| Reset (BOR)                          | Enable/Disable                | 7.             | An unexpected Reset may occur if the<br>Brown-out Reset module (BOR) is disabled<br>and then re-enabled, when the High/<br>Low-Voltage Detection module (HLVD) is not<br>enabled (HLVDCON<4> = 0). | Х  | Х  | х                          | X  |
| ECAN                                 | EWIN                          | 8.             | The enhanced window address feature,<br>EWIN<4:0>, in the ECANCON register, will not<br>move the BnCON 0 <u>&lt;</u> n <u>&lt;</u> 5 registers into the<br>access window of RAM.                   | Х  |    |                            |    |
| MCLRE                                | Master Clear<br>Enable        | 9.             | The Master Clear pin will not be readable<br>when MCLRE is set to off for all 28-pin part<br>variants (PIC18F2XK80).                                                                               | Х  | Х  | Х                          | X  |
| Timer1/Timer3                        | Gated Enable                  | 10.            | Timer1 and Timer3 gate control will not<br>function up to the speed of Fosc when the<br>TxCON is set to the system clock<br>(TxCON<7:6> = $01$ ).                                                  | Х  | X  |                            |    |
| Timer1/Timer3                        | Interrupt                     | 11.            | When the timer is operated in Asynchronous<br>External Input mode, unexpected interrupt<br>flag generation may occur.                                                                              | Х  | Х  | Х                          | X  |
| Primary Oscillator                   | XT Mode                       | 12.            | XT Primary Oscillator mode does not reliably<br>function when the driving crystals are above<br>3 MHz.                                                                                             | Х  | Х  | Х                          |    |
| ECAN                                 | Disable/Sleep<br>mode         | 13.            | Disable/Sleep mode reverts CANTX control to<br>TRISx/LATx instead of going to Recessive<br>state.                                                                                                  | Х  | Х  | Х                          | Х  |
| ECAN                                 | CLKSEL bit                    | 14.            | Setting CLKSEL bit of CIOCON can<br>occasionally lead to missed incoming CAN<br>messages.                                                                                                          |    | Х  | Х                          | Х  |
| EUSART                               | Receive Interrupt             | 15.            | Unintended double execution of CALL instruction.                                                                                                                                                   | Х  | Х  | Х                          | Х  |

Note 1: Only those issues indicated in the last column apply to the current silicon revision.

### Silicon Errata Issues

**Note:** This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (**A6**).

### 1. Module: Analog-to-Digital Converter (A/D)

The 12-bit A/D performance is outside the data sheet's A/D Converter specifications. When used as a 12-bit A/D, the possible issues are: high offset error, up to a maximum of  $\pm 25$  LSBs at  $25^{\circ}$ C,  $\pm 30$  LSBs at  $85^{\circ}$ C,  $125^{\circ}$ C and  $-40^{\circ}$ C; high DNL error, up to a maximum of  $\pm 6.0/-4.0$  LSBs; and multiple missing codes, up to a maximum of twenty. Users should evaluate the 12-bit A/D performance in their application using the suggested work around below. See Table 3 for guidance specifications.

The 12-bit A/D issues will be fixed in future revisions of this part. Reduced bit resolution specifications can be derived by dividing, as appropriate. For instance, 10-bit guidance is obtained by dividing the parameters in Table 3 by four.

### A/D Offset

The A/D may have high offset error, up to a maximum of  $\pm 25$  LSBs; it can be used if the A/D is calibrated for the offset.

### Work around

Calibrate for offset in Single-Ended mode by connecting A/D +ve input to ground and taking the A/D reading. This will be the offset of the device and can be used to compensate for the subsequent A/D readings on the actual inputs.

| Param<br>No. | Sym.          | Characteristic                             | Min.        | Тур. | Max.        | Units | Conditions                                      |
|--------------|---------------|--------------------------------------------|-------------|------|-------------|-------|-------------------------------------------------|
| A01          | Nr            | Resolution                                 | —           | _    | 12          | bit   | $\Delta VREF \ge 5.0V$                          |
| A03          | EIL           | Integral Linearity Error                   | —           |      | ±10.0       | LSb   | $\Delta VREF \ge 5.0V$                          |
| A04          | Edl           | Differential Linearity Error               | —           | _    | +6.0/-4.0   | LSb   | $\Delta VREF \ge 5.0V$                          |
| A06          | Eoff          | Offset Error                               | _           | _    | ±25<br>±30  | LSb   | ∆VREF ≥ 5.0V, TEMP = 25°C<br>TEMP ≥ 85°C, -40°C |
| A07          | Egn           | Gain Error                                 | —           | _    | ±15         | LSb   | $\Delta VREF \ge 5.0V$                          |
| A10          |               | Monotonicity <sup>(1)</sup>                |             | _    | _           |       | $VSS \le VAIN \le VREF$                         |
| A20          | $\Delta VREF$ | Reference Voltage Range<br>(VREFH – VREFL) | 3           | _    | AVDD – AVSS | V     |                                                 |
| A21          | Vrefh         | Reference Voltage High                     | AVss + 3.0V | _    | AVDD + 0.3V | V     |                                                 |
| A22          | Vrefl         | Reference Voltage Low                      | AVss - 0.3V |      | AVDD - 3.0V | V     |                                                 |
| A25          | Vain          | Analog Input Voltage                       | VREFL       |      | Vrefh       | V     |                                                 |

TABLE 3:A/D CONVERTER CHARACTERISTICS

Note 1: The A/D conversion result never decreases with an increase in the input voltage.

| A2 | A3 | <b>A</b> 4 | A6 |  |  |
|----|----|------------|----|--|--|
| Х  | Х  | Х          | Х  |  |  |

### 2. Module: EUSART

In Synchronous Transmit mode, data may be corrupted if using the TXxIF bit to determine when to load the TXREGx register. One or more of the intended transmit messages may be incorrect.

### Work around

A fixed delay added before loading TXREGx may not be a reliable work around. When loading the TXREGx, check that the TRMT bit inside of the TXSTAx register is set instead of checking the TXxIF bit. The following code can be used:

while(!TXSTAxbits.TRMT);
// wait to load TXREGx until TRMT is set

### Affected Silicon Revisions

| A2 | A3 | <b>A</b> 4 | A6 |  |  |
|----|----|------------|----|--|--|
| Х  |    |            |    |  |  |

### 3. Module: ECCP

The tri-state setting of the auto-shutdown feature, in the enhanced PWM will not successfully drive the pin to tri-state. The pin will remain an output and should not be driven externally. All tri-state settings will be affected.

### Work around

Use one of the other two auto-shutdown states available, as outlined in the data sheet.

### Affected Silicon Revisions

| A2 | A3 | <b>A</b> 4 | A6 |  |  |
|----|----|------------|----|--|--|
| Х  | Х  | Х          | Х  |  |  |

### 4. Module: ECAN

The CLKSEL bit in the CIOCON register remains modifiable while the ECAN module is not in Configuration mode. Accidental state changes of this bit will result in immediate bit clock changes that will affect all nodes on the bus.

### Work around

While the ECAN module is in Run mode, do not modify the state of the CLKSEL bit in the CIOCON register unless the CAN module is first changed into Configuration mode.

### Affected Silicon Revisions

| A2 | A3 | <b>A</b> 4 | <b>A</b> 6 |  |  |
|----|----|------------|------------|--|--|
| Х  |    |            |            |  |  |

### 5. Module: Ultra Low-Power Sleep

Entering Ultra Low-Power Sleep mode by setting RETEN = 0 and SRETEN = 1 will cause the part to not be programmable through ICSP<sup>TM</sup>. This issue occurs when the RETEN fuse bit in CONFIG1L<0> is cleared to '0', the SRETEN bit in the WDTCON register is set to '1' and a SLEEP instruction is executed within the first 350  $\mu$ s of code execution. This happens after a Reset event, causing the part to enter Ultra Low-Power Sleep mode.

### Work around

Use Normal Sleep and Low-Power Sleep modes only, or on any Reset, ensure that at least 350 µs pass before executing a SLEEP instruction when ULP is enabled. To ensure the <u>Ultra Low-Power</u> Sleep mode is not enabled, the <u>RETEN</u> fuse bit in CONFIG1L<0> should be set to a '1' and the SRETEN bit in the WDTCON register should be cleared to a '0'. The following code can be used:

//This will ensure the RETEN fuse is set to 1
#pragma config RETEN = OFF
//This will ensure the SRETEN bit is 0
WDTCONbits.SRETEN = 0;

If the Ultra Low-Power Sleep mode is needed, then the user must ensure that the minimum time, before the first SLEEP instruction is executed, is greater than 350  $\mu$ s.

| A2 | A3 | A4 | A6 |  |  |
|----|----|----|----|--|--|
| Х  |    |    |    |  |  |

### 6. Module: IPD and IDD

The IPD and IDD limits do not match the data sheet. The IPD values, shown in **bold** in Section 31.2 "DC Characteristics: Power-Down and Supply Current PIC18F66K80 Family (Industrial/ Extended)" (below), reflect the updated silicon maximum limits. All IDD maximum limits will equal 2.8 times the value listed in the data sheet.

### **Affected Silicon Revisions**

| A2 | A3 | A4 | A6 |  |  |
|----|----|----|----|--|--|
| Х  |    |    |    |  |  |

## 31.2 DC Characteristics: Power-Down and Supply Current PIC18F66K80 Family (Industrial/Extended)

| PIC18F66<br>(Indus | 6K80<br>strial/Extended) | Standard C<br>Operating |      |       | ons (unless otherwise stated)<br>-40°C $\leq$ TA $\leq$ +85°C for indu<br>-40°C $\leq$ TA $\leq$ +125°C for ext |                                           |
|--------------------|--------------------------|-------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| Param<br>No.       | Device                   | Тур.                    | Max. | Units | Con                                                                                                             | ditions                                   |
|                    | Power-Down Current (I    | PD) <sup>(1)</sup>      |      |       |                                                                                                                 |                                           |
|                    | PIC18LFXXK80             | 0.008                   | 7    | μA    | -40°C                                                                                                           |                                           |
|                    |                          | 0.013                   | 7    | μA    | +25°C                                                                                                           | $VDD = 1.8V^{(4)}$                        |
|                    |                          | 0.035                   | 9    | μA    | +60°C                                                                                                           | (Sleep mode)                              |
|                    |                          | 0.218                   | 10   | μA    | +85°C                                                                                                           | Regulator Disabled                        |
|                    |                          | 3                       | 12   | μA    | ±125°C                                                                                                          |                                           |
|                    | PIC18LFXXK80             | 0.014                   | 8    | μA    | -40°C                                                                                                           |                                           |
|                    |                          | 0.034                   | 8    | μA    | +25°C                                                                                                           | VDD = 3.3V <sup>(4)</sup><br>(Sleep mode) |
|                    |                          | 0.092                   | 9    | μA    | +60°C                                                                                                           |                                           |
|                    |                          | 0.312                   | 10   | μA    | +85°C                                                                                                           | Regulator Disabled                        |
|                    |                          | 4                       | 16   | μA    | ±125°C                                                                                                          |                                           |
|                    | PIC18FXXK80              | 0.2                     | 9    | μA    | -40°C                                                                                                           | VDD = 3.3V                                |
|                    |                          | 0.23                    | 9    | μA    | +25°C                                                                                                           | (Sleep mode)                              |
|                    |                          | 0.32                    | 10   | μA    | +60°C                                                                                                           | Regulator Enabled                         |
|                    |                          | 0.51                    | 11   | μA    | +85°C                                                                                                           |                                           |
|                    |                          | 5                       | 18   | μA    | ±125°C                                                                                                          |                                           |
|                    | PIC18FXXK80              | 0.22                    | 10   | μA    | -40°C                                                                                                           |                                           |
|                    |                          | 0.24                    | 10   | μA    | +25°C                                                                                                           | VDD = 5V <sup>(5)</sup>                   |
|                    |                          | 0.34                    | 11   | μA    | +60°C                                                                                                           | (Sleep mode)                              |
|                    |                          | 0.54                    | 12   | μA    | +85°C                                                                                                           | Regulator Enabled                         |
|                    |                          | 5                       | 20   | μA    | ±125°C                                                                                                          |                                           |

Legend: Shading of rows is to assist in readability of the table.

Note 1: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or VSS, and all features that add delta current disabled (such as WDT, SOSC oscillator, BOR, etc.).

2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD;

MCLR = VDD; WDT enabled/disabled as specified.

- 3: Standard, low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost.
- 4: For LF devices, RETEN (CONFIG1L<0>) = 1.
- 5: For F devices, SRETEN (WDTCON<4>) = 1 and  $\overline{RETEN}$  (CONFIG1L<0>) = 0.

### 7. Module: Reset (BOR)

An unexpected Reset may occur if the Brown-out Reset module (BOR) is disabled, and then reenabled, when the High/Low-Voltage Detection module (HLVD) is not enabled (HLVDCON<4> = 0). This issue affects BOR modes: BOREN<1:0> = 10 and BOREN<1:0> = 01. In both of these modes, if the BOR module is re-enabled while the device is active, unexpected Resets may be generated.

### Work around

If BOR is required and power consumption is not an issue, use BOREN<1:0> = 11. For BOREN<1:0> = 10 mode, either switch to BOREN<1:0> = 11 mode or enable the HLVD (HLVDCON<4> = 1) prior to entering Sleep. If power consumption is an issue and low power is desired, do not use BOREN<1:0> = 10 mode. Instead, use BOREN<1:0> = 01 and follow the steps below when entering and exiting Sleep.

1. Disable BOR by clearing SBOREN (RCON<6> = 0).

WDTCONbits.SBOREN = 0;

2. Enter Sleep mode (if desired).

Sleep();

 After exiting Sleep mode (if entered), enable the HLVD bit (HLVDCON<4> = 1).

HLVDCONbits.HLVDEN = 1;

4. Wait for the internal reference voltage (TIRVST) to stabilize (typically 25  $\mu$ s).

while(!HLVDCONbits.IRVST);

5. Re-enable BOR by setting SBOREN (RCON<6> = 1).

WDTCONbits.SBOREN = 1;

 Disable the HLVD by clearing HLVDEN (HLVDCON<4> = 0).

HLVDCONbits.HLVDEN = 0;

### Affected Silicon Revisions

| A2 | A3 | <b>A</b> 4 | A6 |  |  |
|----|----|------------|----|--|--|
| Х  | Х  | Х          | Х  |  |  |

### 8. Module: ECAN

The enhanced window address feature, EWIN<4:0>, in the ECANCON register, will not move the BnCON  $0 \le n \le 5$  registers into the access window of RAM. The rest of the registers in B0 through B5 will be transferred into the access bank successfully. This feature is only available in Mode 1 and Mode 2; Mode 0 applications will not be affected.

### Work around

- Set the ECANCON register EWIN bits to the desired buffer. ECANCONbits.EWIN = Buffer Selection;
- 2. Decode the desired buffer to each individual Buffer Control register, BnCON 0≤n≤5.

```
switch (Buffer_Selection)
{
    //EWIN code for Buffer B0
    case 18:
        break;
    //EWIN code for Buffer B5
    case 23:
        break;
    default:
```

break;

}

 Process information in the selected buffer control register. Note that the BnCON 0≤n≤5 Control registers can be set up for either transmit or receive operations.

```
case 18:
    //Save BOCON and clear flags
being processed
    temp = BOCON;
    //clear any flags
    break;
```

4. Continue processing the rest of the buffer in the windowed location.

| A2 | A3 | <b>A</b> 4 | A6 |  |  |
|----|----|------------|----|--|--|
| Х  |    |            |    |  |  |

### 9. Module: MCLRE

The Master Clear pin will not be readable when MCLRE is set to off for all 28-pin part variants (PIC18F2XK80). When the MCLRE bit, CONFIG3H<7>, is cleared on the 28-pin devices, the MCLR pin will be disabled but input data will not be available on RE3.

### Work around

None.

### Affected Silicon Revisions

| A2 | A3 | A4 | A6 |  |  |
|----|----|----|----|--|--|
| Х  | Х  | Х  | Х  |  |  |

### 10. Module: Timer1/Timer3

Timer1 and Timer3 gate control will not function up to the speed of Fosc when the TxCON is set to the system clock (TxCON<7:6> = 01). Results will always be at the resolution of Fosc/4, although the internal Fosc has been selected as the clock source.

### Work around

Use the external clock input pin setting, TxCON<7:6> = 10 and TxCON<3> = 0.

### Affected Silicon Revisions

| A2 | A3 | <b>A</b> 4 | A6 |  |  |
|----|----|------------|----|--|--|
| Х  | Х  |            |    |  |  |

### 11. Module: Timer1/Timer3

When Timer1 or Timer3 is operated in Asynchronous External Input mode, unexpected interrupt flag generation may occur if an external clock edge arrives too soon following a firmware write to the TMRxH:TMRxL registers. An unexpected interrupt flag event may also occur when enabling the module or switching from Synchronous to Asynchronous mode.

### Work around

This issue only applies when operating the timer in Asynchronous mode. Whenever possible, operate the Timer module in Synchronous mode to avoid spurious timer interrupts.

If Asynchronous mode must be used in the application, potential strategies to mitigate the issue may include any of the following:

- Design the firmware so it does not rely on the TMRxIF flag or keep the respective interrupt disabled. The timer still counts normally and does not reset to 0x0000 when the spurious interrupt flag event is generated.
- Design the firmware so that it does not write to the TMRxH:TMRxL registers or does not periodically disable/enable the timer, or switch modes. Reading from the timer does not trigger the spurious interrupt flag events.
- If the firmware must use the timer interrupts and must write to the timer (or disable/ enable, or mode switch the timer), implement code to suppress the spurious interrupt event, should it occur. This can be achieved by following the process shown in Example 1.

# EXAMPLE 1: ASYNCHRONOUS TIMER MODE WORK AROUND TO AVOID SPURIOUS INTERRUPT

```
/Timer1 update procedure in asynchronous mode
//The code below uses Timer1 as example
T1CONbits.TMR1ON = 0;
                              //Stop timer from incrementing
PIE1bits.TMR1IE = 0;
                              //Temporarily disable Timer1 interrupt vectoring
TMR1H = 0x00;
                              //Update timer value
TMR1L = 0 \times 00;
T1CONbits.TMR1ON = 1;
                              //Turn on timer
//Now wait at least two full T1CKI periods + 2	extsf{T}_{	extsf{CY}} before re-enabling Timer1 interrupts.
//Depending upon clock edge timing relative to TMR1H/TMR1L firmware write operation,
//a spurious TMR1IF flag event may sometimes assert. If this happens, to suppress
//the actual interrupt vectoring, the TMR1IE bit should be kept clear until
//after the "window of opportunity" (for the spurious interrupt flag event has passed).
//After the window is passed, no further spurious interrupts occur, at least
//until the next timer write (or mode switch/enable event).
while(TMR1L < 0x02);
                              //Wait for 2 timer increments more than the Updated Timer
                              //value (indicating more than 2 full T1CKI clock periods elapsed)
NOP();
                              //Wait two more instruction cycles
NOP();
PIR1bits.TMR1IF = 0;
                              //Clear TMR1IF flag, in case it was spuriously set
PIE1bits.TMR1IE = 1;
                              //Now re-enable interrupt vectoring for timer 1
```

### Affected Silicon Revisions

| A2 | A3 | <b>A</b> 4 | <b>A</b> 6 |  |  |
|----|----|------------|------------|--|--|
| Х  | Х  | Х          | Х          |  |  |

### 12. Module: Primary Oscillator (XT Mode)

On some parts, using the XT oscillator at the top end of its specified frequency range (3.0-4.0 MHz) may cause the part to cease driving the oscillator.

### Work around

Use the XT mode only for frequencies lower than 3.0 MHz.

Use the HS mode if frequencies greater than 4.0 MHz on a crystal oscillator are required.

### Affected Silicon Revisions

| A2 | A3 | <b>A</b> 4 | A6 |  |  |
|----|----|------------|----|--|--|
| Х  | Х  | Х          |    |  |  |

### 13. Module: ECAN

When the ECAN module is placed into Disable/ Sleep mode, the CANTX pin will revert to being controlled by the PORTx/TRISx/LATx registers, instead of staying in the recessive state as intended.

### Work around

If Disable/Sleep mode of the ECAN is to be used, set the TRIS bit associated with the TX pin (either TRISB2 if the CANMX Configuration bit is set, TRISC6 if the CANMX Configuration bit is cleared on the 28-pin and 40/44-pin packages, or TRISE4 if the CANMX Configuration bit is cleared on 64-pin packages) and ensure that the CANTX line has a proper pull up to VDD. This will ensure that, when the pin is controlled by TRIS/LAT settings, it will be pulled to the CAN Recessive state and not cause issues on the CAN bus.

| A2 | A3 | <b>A</b> 4 | A6 |  |  |
|----|----|------------|----|--|--|
| Х  | Х  | Х          | Х  |  |  |

### 14. Module: ECAN

A very small number of CAN applications are experiencing a low-failure rate when the microcontroller core is clocked by an oscillator through a PLL (either the PLLCFG bit is cleared or the PLLEN bit of OSCTUNE is set) and the ECAN module is clocked by the same clock without a PLL (the CLKSEL bit of CIOCON is set). This failure mechanism is characterized by incoming CAN messages rarely being missed, with the ECAN module acknowledging the incoming message on the bus but not triggering interrupts or transferring the incoming data into the receive buffers.

### Work around

If it is essential that the application never misses a message, it is recommended that both the ECAN module and the microcontroller be clocked either through the PLL or without a PLL. This can be achieved by ensuring that the CLKSEL bit of CIOCON remains cleared.

### Affected Silicon Revisions

| A2 | A3 | <b>A</b> 4 | <b>A</b> 6 |  |  |
|----|----|------------|------------|--|--|
| Х  | Х  | Х          | Х          |  |  |

### 15. Module: EUSART

### **EUSART Receive Interrupt**

If the following conditions are met:

- EUSART receive interrupt is enabled (RCIE = 1)
- EUSART is disabled (SPEN = 0) as the Receive Interrupt (RCIF) is set within the same clock cycle.
- Next instruction is a function call (CALL function).

The called function will be executed twice.

### Work around

Disable the Receive Interrupt prior to turning off the EUSART module.

| A2 | A3 | <b>A</b> 4 | A6 |  |  |
|----|----|------------|----|--|--|
| Х  | Х  | Х          | Х  |  |  |

### **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS30009977**G**):

| Note: | Corrections are shown in <b>bold</b> . Where |
|-------|----------------------------------------------|
|       | possible, the original bold text formatting  |
|       | has been removed for clarity.                |

### 1. Module: Register 23-3

Register 23-3 is missing a note pertaining to the configuration of the A/D Acquisition Time selection bits. The updated register with this note is shown below:

| R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-------|-------|-------|-------|-------|-------|
| ADFM  | —   | ACQT2 | ACQT1 | ACQT0 | ADCS2 | ADCS1 | ADCS0 |
| bit 7 |     |       |       |       |       |       | bit 0 |

| Legend:    |                                                            |                                                                |                              |                    |  |  |  |  |  |
|------------|------------------------------------------------------------|----------------------------------------------------------------|------------------------------|--------------------|--|--|--|--|--|
| R = Read   |                                                            | W = Writable bit                                               | U = Unimplemented bit        |                    |  |  |  |  |  |
| -n = Value | e at POR                                                   | '1' = Bit is set                                               | '0' = Bit is cleared         | x = Bit is unknown |  |  |  |  |  |
| bit 7      | ADFM: A                                                    | D Result Format Select bit                                     |                              |                    |  |  |  |  |  |
|            | 1 = Right<br>0 = Left ji                                   |                                                                |                              |                    |  |  |  |  |  |
| bit 6      | Unimplen                                                   | Unimplemented: Read as '0'                                     |                              |                    |  |  |  |  |  |
| bit 5-3    | ACQT<2:0>: A/D Acquisition Time Select bits <sup>(2)</sup> |                                                                |                              |                    |  |  |  |  |  |
|            | 111 = 20<br>110 = 16<br>101 = 12<br>100 = 8 7              | Tad<br>Tad                                                     |                              |                    |  |  |  |  |  |
|            | 011 = 6 T<br>010 = 4 T<br>001 = 2 T<br>000 = 0 T           | AD<br>AD                                                       |                              |                    |  |  |  |  |  |
| bit 2-0    | 111 = FR<br>110 = Fo<br>101 = Fo<br>100 = Fo               | sc/16<br>sc/4<br>c (clock derived from A/D R(<br>sc/32<br>sc/8 | C oscillator) <sup>(1)</sup> |                    |  |  |  |  |  |

- Note 1: If the A/D FRC clock source is selected, a delay of one TCY (instruction cycle) is added before the A/D clock starts. This allows the SLEEP instruction to be executed before starting a conversion.
  - 2: When ACQT<2:0>=000, ADC saturation may occur due to the short period of discharging time. Use ACDT<2:0>!=000 to improve this situation for accurate measurement.

## APPENDIX A: DOCUMENT REVISION HISTORY

### Rev A Document (2/2011)

Initial release of this document; issued for revision, A2. Includes silicon issues 1 (Analog-to-Digital Converter), 2 (EUSART), 3 (ECCP), 4 (ECAN), 5 (Ultra Low-Power Sleep) and 6 (IPD and IDD).

### Rev B Document (4/2011)

Added silicon issues 7 (Reset – BOR) and 8 (ECAN). Added data sheet clarifications 1, 2 (RXFCON Registers) and 3 (Listen Only Mode).

### Rev C Document (9/2011)

Added Table 3, 10-Bit A/D Converter Characteristics to silicon issue 1 (Analog-to-Digital Converter). Added silicon issues 9 (MCLRE) and 10 (Timer1/Timer3). Added data sheet clarifications 4 (A/D Converter Characteristics) and 5 (HLVD).

### Rev D Document (12/2011)

Added silicon revision A4; includes issues 1 (Analog-to-Digital Converter – A/D), 3 (ECCP), 7 (Reset – BOR) issues 9 (MCLRE). Added data sheet clarification 6 (Power-up Timer Period).

Updated data sheet revision level to "D". All previous clarifications carried into this revision.

### Rev E Document (12/2013)

Added MPLAB X IDE; Updated silicon issue 1 (Analog-to-Digital Converter); Added silicon issue 11 (Primary Oscillator); Other minor corrections;

Data Sheet Clarifications: Added Module 7 (Electrical Characteristics) and Module 8 (A/D Converter).

### Rev F Document (2/2014)

Added Silicon Revision A6; Data Sheet Clarification: Added Module 9 and 10; Other minor corrections.

### Rev G Document (4/2014)

Data Sheet Clarifications: Added Module 11; Other minor corrections.

### Rev H Document (7/2014)

Added Module 11, Timer1/Timer3 to Silicon errata Issues section.

### Rev J Document (7/2015)

DataSheetClarifications:Removed the following modules, data sheet has beenupdated:Module 1:RXFCON Registers;Module 2:RXFCON Registers;Module 3:Listen Only Mode;Module 5:HLVD;Module 6:Power-up Timer Period.Renumbered remaining modules.

### Rev K Document (04/2016)

Added Silicon Errata Issues 13 and 14. Other minor corrections.

Data Sheet Clarifications: Added Module 9 (ECAN) and Module 10 (Power-Managed Modes).

### Rev L Document (01/2017)

Data Sheet Clarifications: Added Module 11 (DC Characteristics); Other minor corrections.

### Rev M Document (7/2017)

Data Sheet Clarifications: Added Module 11 (A/D Converter).

### Rev N Document (11/2017)

Data Sheet Clarifications: Removed all items, data sheet updated.

### Rev P Document (6/2018)

Added Silicon Errata Issue 15: EUSART Receive Interrupt.

### Rev Q Document (5/2023)

Added Data Sheet Clarification Module 1: Register 23-3.

#### Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable" Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at https:// www.microchip.com/en-us/support/design-help/client-supportservices.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WAR-RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDI-RECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSE-QUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, KoD, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2011-2023, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-6683-2303-8

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# Worldwide Sales and Service

### AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 **Technical Support:** http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078

### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141 Japan - Osaka

Tel: 81-6-6152-7160 Japan - Tokyo

Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301 Korea - Seoul

Tel: 82-2-554-7200

Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Tel: 63-2-634-9065

Taiwan - Kaohsiung

Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

Tel: 31-416-690399 Fax: 31-416-690340

EUROPE

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4485-5910

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Garching

Tel: 49-2129-3766400

Germany - Heilbronn

Germany - Karlsruhe

Tel: 49-7131-72400

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Rosenheim

Tel: 49-8031-354-560

Israel - Ra'anana

Italy - Milan

Italy - Padova

Tel: 972-9-744-7705

Tel: 39-0331-742611

Fax: 39-0331-466781

Tel: 39-049-7625286

**Netherlands - Drunen** 

Tel: 49-8931-9700

Germany - Haan

Finland - Espoo

France - Paris

Fax: 43-7242-2244-393

**Denmark - Copenhagen** 

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

Malaysia - Kuala Lumpur

Philippines - Manila

Singapore Tel: 65-6334-8870

Taiwan - Hsin Chu

Tel: 886-3-577-8366

Taiwan - Taipei

Tel: 886-7-213-7830

Affected Catalog Part Numbers(CPN)

PIC18F25K80-E/MM PIC18F26K80-E/MM PIC18F25K80-E/MMC01 PIC18F25K80-E/MMVAO PIC18F26K80-E/MMVAO PIC18F25K80-E/MMVAO-MB PIC18F25K80-E/SP PIC18F26K80-E/SP PIC18F25K80-E/SS PIC18F26K80-E/SS PIC18F25K80-E/SSV02 PIC18F26K80-E/SSV06 PIC18F25K80-E/SSVAO PIC18F26K80-E/SSVAO PIC18F25K80-E/SO033 PIC18F25K80-E/SO PIC18F26K80-E/SO PIC18F25K80-E/SOVAO PIC18F65K80-E/MR PIC18F66K80-E/MR PIC18F45K80-E/P PIC18F46K80-E/P PIC18F45K80-E/ML PIC18F46K80-E/ML PIC18F45K80-E/PT PIC18F46K80-E/PT PIC18F45K80-E/PTVAO PIC18F46K80-E/PTVAO PIC18F65K80-E/PT PIC18F66K80-E/PT PIC18F66K80-E/PTVAO PIC18F25K80-I/MM030 PIC18F25K80-I/MM032 PIC18F25K80-I/MM PIC18F26K80-I/MM PIC18F25K80-I/MMC04 PIC18F25K80-I/MMVAO PIC18F25K80-I/SP PIC18F26K80-I/SP PIC18F26K80-I/SPREL PIC18F25K80-I/SS PIC18F26K80-I/SS

PIC18F26K80-I/SSV15 PIC18F26K80-I/SSV22 PIC18F25K80-I/SSVAO PIC18F26K80-I/SSVAO PIC18F25K80-I/SO PIC18F26K80-I/SO PIC18F25K80-I/SOC03 PIC18F25K80-I/SOVAO PIC18F65K80-I/MR PIC18F66K80-I/MR PIC18F45K80-I/P PIC18F46K80-I/P PIC18F45K80-I/ML PIC18F46K80-I/ML PIC18F45K80-I/PT021 PIC18F45K80-I/PT PIC18F46K80-I/PT PIC18F45K80-I/PTVAO PIC18F46K80-I/PTVAO PIC18F65K80-I/PT PIC18F66K80-I/PT PIC18F66K80-I/PTREL PIC18F65K80-I/PTVAO PIC18F66K80-I/PTVAO PIC18F25K80-H/MMVAO PIC18F25K80T-H/MM PIC18F26K80T-H/MMVAO PIC18F25K80T-H/MMVAO PIC18F25K80T-H/SSV03 PIC18F26K80T-H/SSV11 PIC18F26K80T-H/SSV24 PIC18F26K80T-H/SSVAO PIC18F25K80T-H/SSVAO PIC18F45K80T-H/PTVAO PIC18F26K80-H/MM PIC18F25K80-H/MM PIC18F26K80-H/MMVAO PIC18F26K80-H/SS PIC18F25K80-H/SS PIC18F25K80-H/SSV03 PIC18F26K80-H/SSV11 PIC18F25K80-H/SSVAO PIC18F45K80-H/ML PIC18F46K80-H/ML PIC18F45K80-H/PT PIC18F46K80-H/PT PIC18F45K80-H/PTVAO

PIC18F25K80T-I/MM PIC18F26K80T-I/MM PIC18F25K80T-I/MMC04 PIC18F25K80T-I/MMVAO PIC18F26K80T-I/MMVAO PIC18F25K80T-I/SS PIC18F26K80T-I/SS PIC18F26K80T-I/SSV07 PIC18F25K80T-I/SSV13 PIC18F25K80T-I/SSVAO PIC18F26K80T-I/SSVAO PIC18F25K80T-I/SO PIC18F26K80T-I/SO PIC18F25K80T-I/SOC03 PIC18F65K80T-I/MR PIC18F66K80T-I/MR PIC18F45K80T-I/ML PIC18F46K80T-I/ML PIC18F45K80T-I/PT021 PIC18F46K80T-I/PT026 PIC18F46K80T-I/PT028 PIC18F46K80T-I/PT029 PIC18F46K80T-I/PT035 PIC18F45K80T-I/PT PIC18F46K80T-I/PT PIC18F46K80T-I/PTV10 PIC18F46K80T-I/PTV11 PIC18F45K80T-I/PTV12 PIC18F45K80T-I/PTVAO PIC18F46K80T-I/PTVAO PIC18F65K80T-I/PT PIC18F66K80T-I/PT PIC18F65K80T-I/PTVAO PIC18F66K80T-I/PTVAO PIC18F25K80T-E/MM PIC18F26K80T-E/MM PIC18F25K80T-E/MMC01 PIC18F25K80T-E/MMCUI PIC18F26K80T-E/MMV01 PIC18F25K80T-E/MMV04 PIC18F26K80T-E/MMV05 PIC18F25K80T-E/MMV08 PIC18F26K80T-E/MMV09 PIC18F26K80T-E/MMV23 PIC18F26K80T-E/MMV26 PIC18F25K80T-E/MMVAO PIC18F26K80T-E/MMVAO PIC18F26K80T-E/MMV05-GM PIC18F25K80T-E/MMVAO-MB PIC18F25K80T-E/SS PIC18F26K80T-E/SS PIC18F25K80T-E/SSV02 PIC18F26K80T-E/SSV06 PIC18F26K80T-E/SSV14 PIC18F25K80T-E/SSV16 PIC18F25K80T-E/SSV25 PIC18F25K80T-E/SSVAO PIC18F26K80T-E/SSVAO PIC18F25K80T-E/SO033 PIC18F25K80T-E/SO PIC18F26K80T-E/SO PIC18F25K80T-E/SOVAO PIC18F45K80T-E/ML PIC18F46K80T-E/ML PIC18F45K80T-E/PT PIC18F46K80T-E/PT PIC18F45K80T-E/PTVAO PIC18F46K80T-E/PTVAO PIC18F46K80T-E/PTVAO-MB PIC18F65K80T-E/PT PIC18F66K80T-E/PT PIC18LF25K80-I/MM PIC18LF26K80-I/MM PIC18LF26K80-I/MMC01 PIC18LF25K80-I/SP PIC18LF26K80-I/SP PIC18LF25K80-I/SS PIC18LF26K80-I/SS PIC18LF25K80-I/SO PIC18LF26K80-I/SO PIC18LF65K80-I/MR PIC18LF66K80-I/MR PIC18LF45K80-I/P PIC18LF46K80-I/P PIC18LF45K80-I/ML PIC18LF46K80-I/ML PIC18LF45K80-I/PT PIC18LF46K80-I/PT PIC18LF65K80-I/PT PIC18LF66K80-I/PT PIC18LF26K80T-I/MMC01 PIC18LF45K80T-I/ML PIC18LF45K80T-I/PT PIC18LF46K80T-I/PT

PIC18LF65K80T-I/PT PIC18LF66K80T-I/PT