

## **Product Change Notification / SYST-13QDEU007**

| ח | 2 | ŧ | Δ | • |
|---|---|---|---|---|
| u | а | L | ᆫ |   |

14-Sep-2022

# **Product Category:**

32-bit Microcontrollers

# **PCN Type:**

Document Change

# **Notification Subject:**

ERRATA - PIC32CM JH00/JH01 Family Silicon Errata and Data Sheet Clarifications Revision

## **Affected CPNs:**

SYST-13QDEU007\_Affected\_CPN\_09142022.pdf SYST-13QDEU007\_Affected\_CPN\_09142022.csv

## **Notification Text:**

SYST-13QDEU007

Microchip has released a new Errata for the PIC32CM JH00/JH01 Family Silicon Errata and Data Sheet Clarifications of devices. If you are using one of these devices please read the document located at PIC32CM JH00/JH01 Family Silicon Errata and Data Sheet Clarifications.

**Notification Status: Final** 

**Description of Change:** The following errata were added in this revision:

• DEVICE: 2.4.4 Chip Erase

Impacts to Data Sheet: None

Reason for Change: To Improve Productivity

Change Implementation Status: Complete

**Date Document Changes Effective:** 14 Sep 2022

NOTE: Please be advised that this is a change to the document only the product has not been changed.

Markings to Distinguish Revised from Unrevised Devices::N/A

| Attachments:                                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIC32CM JH00/JH01 Family Silicon Errata and Data Sheet Clarifications                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                             |
| Please contact your local Microchip sales office with questions or concerns regarding this notification.                                                                                                                                                                                    |
| Terms and Conditions:                                                                                                                                                                                                                                                                       |
| If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our <u>PCN</u> home page select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the <u>PCN FAQ</u> section. |
| If you wish to <u>change your PCN profile, including opt out,</u> please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections.                                       |
|                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                             |

#### Affected Catalog Part Numbers (CPN)

PIC32CM2532JH00064-E/5LX

PIC32CM5164JH00064-E/5LX

PIC32CM2532JH01064-E/5LX

PIC32CM5164JH01064-E/5LX

PIC32CM2532JH00100-E/PF

PIC32CM5164JH00100-E/PF

PIC32CM2532JH01100-E/PF

PIC32CM5164JH01100-E/PF

PIC32CM2532JH00032-E/PT

PIC32CM5164JH00032-E/PT

PIC32CM2532JH01032-E/PT

PIC32CM5164JH01032-E/PT

PIC32CM5164JH01048-E/U5B

PIC32CM2532JH00048-E/U5B

PIC32CM5164JH00048-E/U5B

PIC32CM2532JH01048-E/U5B

PIC32CM2532JH00064-E/PT

PIC32CM5164JH00064-E/PT

PIC32CM2532JH01064-E/PT

PIC32CM5164JH01064-E/PT

PIC32CM5164JH01048-E/Y8X

PIC32CM2532JH00048-E/Y8X

PIC32CM5164JH00048-E/Y8X

PIC32CM2532JH01048-E/Y8X

PIC32CM2532JH00064-I/5LX

PIC32CM5164JH00064-I/5LX

PIC32CM2532JH01064-I/5LX

PIC32CM5164JH01064-I/5LX

PIC32CM2532JH00100-I/PF

PIC32CM5164JH00100-I/PF

PIC32CM2532JH01100-I/PF

PIC32CM5164JH01100-I/PF

PIC32CM2532JH00032-I/PT

PIC32CM5164JH00032-I/PT

PIC32CM2532JH01032-I/PT

PIC32CM5164JH01032-I/PT

PIC32CM5164JH01048-I/U5B

PIC32CM2532JH00048-I/U5B

PIC32CM5164JH00048-I/U5B

PIC32CM2532JH01048-I/U5B

PIC32CM2532JH00064-I/PT

PIC32CM5164JH00064-I/PT

PIC32CM2532JH01064-I/PT

PIC32CM5164JH01064-I/PT

PIC32CM5164JH01048-I/Y8X

PIC32CM2532JH00048-I/Y8X

Date: Tuesday, September 13, 2022

PIC32CM5164JH00048-I/Y8X

PIC32CM2532JH01048-I/Y8X

PIC32CM2532JH00064T-I/5LX

PIC32CM5164JH00064T-I/5LX

PIC32CM2532JH01064T-I/5LX

PIC32CM5164JH01064T-I/5LX

PIC32CM2532JH00100T-I/PF

PIC32CM5164JH00100T-I/PF

PIC32CM2532JH01100T-I/PF

PIC32CM5164JH01100T-I/PF

PIC32CM2532JH00032T-I/PT

PIC32CM5164JH00032T-I/PT

PIC32CM2532JH01032T-I/PT

PIC32CM5164JH01032T-I/PT

PIC32CM5164JH01048T-I/U5B

PIC32CM2532JH00048T-I/U5B

PIC32CM5164JH00048T-I/U5B

PIC32CM2532JH01048T-I/U5B

PIC32CM2532JH00064T-I/PT

PIC32CM5164JH00064T-I/PT

PIC32CM2532JH01064T-I/PT

PIC32CM5164JH01064T-I/PT

PIC32CM5164JH01048T-I/Y8X

PIC32CM2532JH00048T-I/Y8X

PIC32CM5164JH00048T-I/Y8X

PIC32CM2532JH01048T-I/Y8X

PIC32CM2532JH00064T-E/5LX

PIC32CM5164JH00064T-E/5LX

PIC32CM2532JH01064T-E/5LX

PIC32CM5164JH01064T-E/5LX

PIC32CM2532JH00100T-E/PF

PIC32CM5164JH00100T-E/PF

PIC32CM2532JH01100T-E/PF

PIC32CM5164JH01100T-E/PF

PIC32CM2532JH00032T-E/PT

PIC32CM5164JH00032T-E/PT

PIC32CM2532JH01032T-E/PT

PIC32CM5164JH01032T-E/PT

PIC32CM5164JH01048T-E/U5B

PIC32CM2532JH00048T-E/U5B

PIC32CM5164JH00048T-E/U5B

PIC32CM2532JH01048T-E/U5B

PIC32CM2532JH00064T-E/PT

PIC32CM5164JH00064T-E/PT

PIC32CM2532JH01064T-E/PT

PIC32CM5164JH01064T-E/PT

PIC32CM5164JH01048T-E/Y8X

PIC32CM2532JH00048T-E/Y8X

PIC32CM5164JH00048T-E/Y8X

Date: Tuesday, September 13, 2022

| SYST-13QDEU007 - ERRATA - PIC32CM JH00/JH01 Family Silicon Errata and Data Sheet Clarifications Revision |
|----------------------------------------------------------------------------------------------------------|
| PIC32CM2532JH01048T-E/Y8X                                                                                |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
|                                                                                                          |
| Date: Tuesday, September 13, 2022                                                                        |

# PIC32CM JH00/JH01

# PIC32CM JH00/JH01 Family Silicon Errata and Data Sheet Clarifications

# PIC32CM JH00/JH01 Family

The PIC32CM JH00/JH01 family of devices that you have received conforms functionally to the current Device Data Sheet (DS60001632), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in the following tables. The silicon issues are summarized in the Silicon Issues Summary.

The errata described in this document will be addressed in future revisions of the PIC32CM JH00/JH01 family of devices.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current.

Data Sheet clarifications and corrections (if applicable) are located in 5. Data Sheet Clarifications, following the discussion of silicon issues.

Table 1. PIC32CM JH00 Family Silicon Device Identification

| Devices            | Device ID<br>(DID[31:0]) | Silicon Revision ID<br>(DID.REVISION[3:0]) |
|--------------------|--------------------------|--------------------------------------------|
|                    | (515[51.0])              | В0                                         |
| PIC32CM5164JH00100 | 0x11060X0E               | 0x1                                        |
| PIC32CM5164JH00064 | 0x11060X0F               | 0x1                                        |
| PIC32CM5164JH00048 | 0x11060X14               | 0x1                                        |
| PIC32CM5164JH00032 | 0x11060X15               | 0x1                                        |
| PIC32CM2532JH00100 | 0x11060X0D               | 0x1                                        |
| PIC32CM2532JH00064 | 0x11060X10               | 0x1                                        |
| PIC32CM2532JH00048 | 0x11060X13               | 0x1                                        |
| PIC32CM2532JH00032 | 0x11060X16               | 0x1                                        |

Table 2. PIC32CM JH01 Family Silicon Device Identification

| Devices            | Device ID<br>(DID[31:0]) | Silicon Revision ID<br>(DID.REVISION[3:0]) |
|--------------------|--------------------------|--------------------------------------------|
|                    | (5.5[0])                 | В0                                         |
| PIC32CM5164JH01100 | 0x11060X00               | 0x1                                        |
| PIC32CM5164JH01064 | 0x11060X01               | 0x1                                        |
| PIC32CM5164JH01048 | 0x11060X02               | 0x1                                        |
| PIC32CM5164JH01032 | 0x11060X03               | 0x1                                        |
| PIC32CM2532JH01100 | 0x11060X04               | 0x1                                        |
| PIC32CM2532JH01064 | 0x11060X05               | 0x1                                        |
| PIC32CM2532JH01048 | 0x11060X06               | 0x1                                        |

| continued          |                          |                                            |  |  |  |
|--------------------|--------------------------|--------------------------------------------|--|--|--|
| Devices            | Device ID<br>(DID[31:0]) | Silicon Revision ID<br>(DID.REVISION[3:0]) |  |  |  |
|                    | (515[51.0])              | В0                                         |  |  |  |
| PIC32CM2532JH01032 | 0x11060X07               | 0x1                                        |  |  |  |

## Note:

1. Refer to the "Device Service Unit" chapter in the current Device Data Sheet (DS60001632) for a detailed information on Device Identification and Revision IDs for your specific device.

# **Table of Contents**

| 1. Silicon Errata Summary       4         2. PIC32CM JH00/JH01 Silicon Errata Issues       6         2.1. Analog Comparator (AC)       6         2.2. Analog-to-Digital Converter (ADC)       6         2.3. Controller Area Network (CAN)       7         2.4. Device       6         2.5. Event System (EVSYS)       10         2.6. Frequency Meter (FREQM)       11         2.7. MCRAMC       12         2.8. Oscillator Controller (OSCCTRL)       12         2.9. Position Decoder (PDEC)       15         2.10. SERCOM       14         2.11. SERCOM PC       15         2.12. SERCOM SPI       11         2.13. SERCOM USART       11         2.14. Timer/Counter (TC)       15         2.15. Timer/Counter for Control (TCC)       20         3. Silicon Debug Related Errata Summary       2         4. PIC32CM JH00/JH01 Silicon Errata Issues       22         4.1. Analog Comparator (AC)       22         4.2. Controller Area Network (CAN)       22         4.3. Non-Volatile Memory Controller (NVMCTRL)       23         4.4. SERCOM       22         4.5. SERCOM USART       23         5. Data Sheet Clarification Service       23         Customer Support <th>PIC</th> <th>32CM JH00/JF</th> <th>H01 Family</th> <th>1</th> | PIC | 32CM JH00/JF    | H01 Family                          | 1  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|-------------------------------------|----|
| 2.1. Analog Comparator (AC)       6.         2.2. Analog-to-Digital Converter (ADC)       6.         2.3. Controller Area Network (CAN)       7.         2.4. Device       9.         2.5. Event System (EVSYS)       11.         2.6. Frequency Meter (FREQM)       17.         2.7. MCRAMC       12.         2.8. Oscillator Controller (OSCCTRL)       12.         2.9. Position Decoder (PDEC)       15.         2.10. SERCOM       14.         2.11. SERCOM PC       15.         2.12. SERCOM SPI.       17.         2.13. SERCOM USART       18.         2.14. Timer/Counter (TC)       18.         2.15. Timer/Counter for Control (TCC)       20.         3. Silicon Debug Related Errata Summary.       2°         4. PIC32CM JH00/JH01 Silicon Errata Issues.       2°         4.1. Analog Comparator (AC)       2°         4.2. Controller Area Network (CAN).       2°         4.3. Non-Volatile Memory Controller (NVMCTRL)       2°         4.4. SERCOM.       2°         4.5. SERCOM USART       2°         5. Data Sheet Clarifications.       2°         6. Revision History.       2°         7. The Microchip Website.       2°         Product Change Notificati                                                               | 1.  | Silicon Errata  | Summary                             | 4  |
| 2.2. Analog-to-Digital Converter (ADC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2.  | PIC32CM JH      | 00/JH01 Silicon Errata Issues       | 6  |
| 2.2. Analog-to-Digital Converter (ADC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 2.1. Analog     | 1 Comparator (AC)                   | 6  |
| 2.3. Controller Area Network (CAN).       2.4. Device.       5.         2.5. Event System (EVSYS).       5.         2.6. Frequency Meter (FREQM).       11.         2.7. MCRAMC.       12.         2.8. Oscillator Controller (OSCCTRL).       11.         2.9. Position Decoder (PDEC).       15.         2.10. SERCOM PC.       14.         2.11. SERCOM PC.       15.         2.12. SERCOM SPI.       17.         2.13. SERCOM USART.       18.         2.14. Timer/Counter (TC).       18.         2.15. Timer/Counter for Control (TCC).       20.         3. Silicon Debug Related Errata Summary.       2.         4. PIC32CM JH00/JH01 Silicon Errata Issues.       22.         4.1. Analog Comparator (AC).       22.         4.2. Controller Area Network (CAN).       22.         4.3. Non-Volatile Memory Controller (NVMCTRL).       23.         4.4. SERCOM.       22.         4.5. SERCOM USART.       23.         5. Data Sheet Clarifications.       24.         6. Revision History.       26.         7. Deta Sheet Clarification Service.       27.         Customer Support.       27.         Microchip Devices Code Protection Feature.       27.         Legal Notice.                                                     |     | _               |                                     |    |
| 2.4. Device.       5         2.5. Event System (EVSYS).       11         2.6. Frequency Meter (FREQM).       12         2.7. MCRAMC.       12         2.8. Oscillator Controller (OSCCTRL).       12         2.9. Position Decoder (PDEC).       13         2.10. SERCOM.       14         2.11. SERCOM IPC.       15         2.12. SERCOM SPI.       15         2.13. SERCOM USART.       18         2.14. Timer/Counter (TC).       18         2.15. Timer/Counter for Control (TCC).       20         3. Silicon Debug Related Errata Summary.       27         4. PIC32CM JH00/JH01 Silicon Errata Issues.       22         4.1. Analog Comparator (AC).       22         4.2. Controller Area Network (CAN).       22         4.3. Non-Volatile Memory Controller (NVMCTRL).       22         4.4. SERCOM.       23         4.5. SERCOM USART.       25         5. Data Sheet Clarifications.       26         6. Revision History.       26         7. The Microchip Website.       27         Product Change Notification Service.       27         Customer Support.       27         Microchip Devices Code Protection Feature.       26         Legal Notice.       <                                                                    |     | -               |                                     |    |
| 2.5. Event System (EVSYS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |                 | · · · · · ·                         |    |
| 2.6. Frequency Meter (FREQM).       1         2.7. MCRAMC.       12         2.8. Oscillator Controller (OSCCTRL).       12         2.9. Position Decoder (PDEC).       13         2.10. SERCOM.       14         2.11. SERCOM IPC.       15         2.12. SERCOM SPI.       17         2.13. SERCOM USART.       18         2.14. Timer/Counter (TC).       15         2.15. Timer/Counter for Control (TCC).       20         3. Silicon Debug Related Errata Summary.       2°         4. PIC32CM JH00/JH01 Silicon Errata Issues.       22         4.1. Analog Comparator (AC).       22         4.2. Controller Area Network (CAN).       22         4.3. Non-Volatile Memory Controller (NVMCTRL).       23         4.4. SERCOM.       22         4.5. SERCOM USART.       26         5. Data Sheet Clarifications.       26         6. Revision History.       26         7. Details Memory Code Protection Feature.       27         Customer Support.       27         Microchip Devices Code Protection Feature.       27         Legal Notice.       27         Trademarks.       28         Quality Management System.       28                                                                                                         |     |                 |                                     |    |
| 2.8. Oscillator Controller (OSCCTRL).       12         2.9. Position Decoder (PDEC).       13         2.10. SERCOM.       14         2.11. SERCOM PC.       15         2.12. SERCOM SPI.       17         2.13. SERCOM USART.       18         2.14. Timer/Counter (TC).       18         2.15. Timer/Counter for Control (TCC).       20         3. Silicon Debug Related Errata Summary.       2-         4. PIC32CM JH00/JH01 Silicon Errata Issues.       22         4.1. Analog Comparator (AC).       22         4.2. Controller Area Network (CAN).       23         4.3. Non-Volatile Memory Controller (NVMCTRL).       23         4.4. SERCOM.       23         4.5. SERCOM USART.       25         5. Data Sheet Clarifications.       26         6. Revision History.       26         The Microchip Website.       27         Product Change Notification Service.       27         Customer Support.       27         Microchip Devices Code Protection Feature.       27         Legal Notice.       27         Trademarks.       26         Quality Management System.       26                                                                                                                                                    |     | 2.6. Freque     | ency Meter (FREQM)                  | 11 |
| 2.9. Position Decoder (PDEC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     | 2.7. MCRA       | MC                                  | 12 |
| 2.10. SERCOM.       14         2.11. SERCOM IPC.       15         2.12. SERCOM SPI.       17         2.13. SERCOM USART       16         2.14. Timer/Counter (TC).       15         2.15. Timer/Counter for Control (TCC).       20         3. Silicon Debug Related Errata Summary.       21         4. PIC32CM JH00/JH01 Silicon Errata Issues.       22         4.1. Analog Comparator (AC).       22         4.2. Controller Area Network (CAN).       22         4.3. Non-Volatile Memory Controller (NVMCTRL).       23         4.4. SERCOM.       23         4.5. SERCOM USART.       23         5. Data Sheet Clarifications.       25         6. Revision History.       26         7. Details Website.       27         Product Change Notification Service.       27         Customer Support.       27         Microchip Devices Code Protection Feature.       27         Legal Notice.       27         Trademarks.       26         Quality Management System.       26                                                                                                                                                                                                                                                             |     | 2.8. Oscilla    | itor Controller (OSCCTRL)           | 12 |
| 2.11. SERCOM IPC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     | 2.9. Positio    | n Decoder (PDEC)                    | 13 |
| 2.12. SERCOM SPI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     | 2.10. SERC      | OM                                  | 14 |
| 2.13. SERCOM USART.       18         2.14. Timer/Counter (TC)       15         2.15. Timer/Counter for Control (TCC)       26         3. Silicon Debug Related Errata Summary       27         4. PIC32CM JH00/JH01 Silicon Errata Issues       22         4.1. Analog Comparator (AC)       22         4.2. Controller Area Network (CAN)       22         4.3. Non-Volatile Memory Controller (NVMCTRL)       23         4.4. SERCOM       23         4.5. SERCOM USART       26         5. Data Sheet Clarifications       26         6. Revision History       26         The Microchip Website       27         Product Change Notification Service       27         Customer Support       27         Microchip Devices Code Protection Feature       27         Legal Notice       27         Trademarks       28         Quality Management System       28                                                                                                                                                                                                                                                                                                                                                                                |     | 2.11. SERC      | OM I <sup>2</sup> C                 | 15 |
| 2.14. Timer/Counter (TC)       15         2.15. Timer/Counter for Control (TCC)       20         3. Silicon Debug Related Errata Summary       2°         4. PIC32CM JH00/JH01 Silicon Errata Issues       2°         4.1. Analog Comparator (AC)       2°         4.2. Controller Area Network (CAN)       2°         4.3. Non-Volatile Memory Controller (NVMCTRL)       2°         4.4. SERCOM       2°         4.5. SERCOM USART       2°         5. Data Sheet Clarifications       2°         6. Revision History       2°         The Microchip Website       2°         Product Change Notification Service       2°         Customer Support       2°         Microchip Devices Code Protection Feature       2°         Legal Notice       2°         Trademarks       2°         Quality Management System       2°                                                                                                                                                                                                                                                                                                                                                                                                                     |     | 2.12. SERC      | OM SPI                              | 17 |
| 2.15. Timer/Counter for Control (TCC).       20         3. Silicon Debug Related Errata Summary.       2°         4. PIC32CM JH00/JH01 Silicon Errata Issues.       2°         4.1. Analog Comparator (AC).       2°         4.2. Controller Area Network (CAN).       2°         4.3. Non-Volatile Memory Controller (NVMCTRL).       2°         4.4. SERCOM.       2°         4.5. SERCOM USART.       2°         5. Data Sheet Clarifications.       2°         6. Revision History.       2°         The Microchip Website.       2°         Product Change Notification Service.       2°         Customer Support.       2°         Microchip Devices Code Protection Feature.       2°         Legal Notice.       2°         Trademarks.       2°         Quality Management System.       2°                                                                                                                                                                                                                                                                                                                                                                                                                                              |     | 2.13. SERC      | OM USART                            | 18 |
| 3. Silicon Debug Related Errata Summary       2°         4. PIC32CM JH00/JH01 Silicon Errata Issues       22         4.1. Analog Comparator (AC)       22         4.2. Controller Area Network (CAN)       22         4.3. Non-Volatile Memory Controller (NVMCTRL)       23         4.4. SERCOM       23         4.5. SERCOM USART       26         5. Data Sheet Clarifications       26         6. Revision History       26         The Microchip Website       27         Product Change Notification Service       27         Customer Support       27         Microchip Devices Code Protection Feature       27         Legal Notice       27         Trademarks       28         Quality Management System       28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |                 |                                     |    |
| 4. PIC32CM JH00/JH01 Silicon Errata Issues.       22         4.1. Analog Comparator (AC).       22         4.2. Controller Area Network (CAN).       22         4.3. Non-Volatile Memory Controller (NVMCTRL).       23         4.4. SERCOM.       23         4.5. SERCOM USART.       25         5. Data Sheet Clarifications.       26         6. Revision History.       26         7. The Microchip Website.       27         Product Change Notification Service.       27         Customer Support.       27         Microchip Devices Code Protection Feature.       27         Legal Notice.       27         Trademarks.       28         Quality Management System.       28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | 2.15. Timer/0   | Counter for Control (TCC)           | 20 |
| 4.1. Analog Comparator (AC).       22         4.2. Controller Area Network (CAN).       22         4.3. Non-Volatile Memory Controller (NVMCTRL).       23         4.4. SERCOM.       23         4.5. SERCOM USART.       23         5. Data Sheet Clarifications.       26         6. Revision History.       26         7. The Microchip Website.       27         Product Change Notification Service.       27         Customer Support.       27         Microchip Devices Code Protection Feature.       27         Legal Notice.       27         Trademarks.       28         Quality Management System.       28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3.  | Silicon Debug   | g Related Errata Summary            | 21 |
| 4.2. Controller Area Network (CAN).       22         4.3. Non-Volatile Memory Controller (NVMCTRL).       23         4.4. SERCOM.       23         4.5. SERCOM USART.       25         5. Data Sheet Clarifications.       26         6. Revision History.       26         The Microchip Website.       27         Product Change Notification Service.       27         Customer Support.       27         Microchip Devices Code Protection Feature.       27         Legal Notice.       27         Trademarks.       28         Quality Management System.       28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4.  | PIC32CM JH      | 00/JH01 Silicon Errata Issues       | 22 |
| 4.3. Non-Volatile Memory Controller (NVMCTRL).       23         4.4. SERCOM.       23         4.5. SERCOM USART.       26         5. Data Sheet Clarifications.       26         6. Revision History.       26         The Microchip Website.       27         Product Change Notification Service.       27         Customer Support.       27         Microchip Devices Code Protection Feature.       27         Legal Notice.       27         Trademarks.       28         Quality Management System.       28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     | 4.1. Analog     | g Comparator (AC)                   | 22 |
| 4.4. SERCOM       23         4.5. SERCOM USART       23         5. Data Sheet Clarifications       26         6. Revision History       26         The Microchip Website       27         Product Change Notification Service       27         Customer Support       27         Microchip Devices Code Protection Feature       27         Legal Notice       27         Trademarks       28         Quality Management System       28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     | 4.2. Contro     | ller Area Network (CAN)             | 22 |
| 4.5. SERCOM USART.       23         5. Data Sheet Clarifications.       26         6. Revision History.       26         The Microchip Website.       27         Product Change Notification Service.       27         Customer Support.       27         Microchip Devices Code Protection Feature.       27         Legal Notice.       27         Trademarks.       28         Quality Management System.       28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     | 4.3. Non-Vo     | olatile Memory Controller (NVMCTRL) | 23 |
| 5. Data Sheet Clarifications       25         6. Revision History       26         The Microchip Website       27         Product Change Notification Service       27         Customer Support       27         Microchip Devices Code Protection Feature       27         Legal Notice       27         Trademarks       28         Quality Management System       28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     | 4.4. SERC       | OM                                  | 23 |
| 6. Revision History                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     | 4.5. SERCO      | OM USART                            | 23 |
| The Microchip Website                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5.  | Data Sheet C    | larifications                       | 25 |
| Product Change Notification Service                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6.  | Revision Histo  | ory                                 | 26 |
| Customer Support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | The | e Microchip We  | ebsite                              | 27 |
| Microchip Devices Code Protection Feature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Pro | oduct Change N  | Notification Service                | 27 |
| Legal Notice                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Cu  | stomer Support  | t                                   | 27 |
| Trademarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Mic | crochip Devices | s Code Protection Feature           | 27 |
| Quality Management System28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Leç | gal Notice      |                                     | 27 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Tra | demarks         |                                     | 28 |
| Worldwide Sales and Service                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Qu  | ality Manageme  | ent System                          | 28 |
| VVOIIdVIIde Gales and Gervice                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Wo  | rldwide Sales a | and Service                         | 29 |

# 1. Silicon Errata Summary

Table 1-1. Silicon Errata Summary

| Module Feature |                                     | Feature Item# Issue Summary |                                                                                                                                                                                                                       | Affected<br>Revisions |  |
|----------------|-------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|
|                |                                     |                             | [                                                                                                                                                                                                                     | В0                    |  |
| AC             | Analog Pins                         | 2.1.1                       | Analog pins are shared between PTC and AC module.                                                                                                                                                                     | Х                     |  |
| ADC            | Offset Correction                   | 2.2.1                       | Offset correction is not supported in the 8-bit and 10-bit conversion resolution.                                                                                                                                     | Х                     |  |
| ADC            | Reference Buffer Offset             | 2.2.2                       | First ADC conversions are incorrect when using Reference Buffer Offset Compensation.                                                                                                                                  | Х                     |  |
| ADC            | Sequence State                      | 2.2.3                       | The SEQSTATUS register is not updated properly when exiting Standby mode by an ADC conversions sequence event.                                                                                                        | Х                     |  |
| CAN            | On-demand Clock Source              | 2.3.1                       | The CAN is not compatible with an on-demand clock source.                                                                                                                                                             | Х                     |  |
| CAN            | Debug Message State Machine         | 2.3.2                       | Debug message handling state machine not reset to Idle state when CCCR.INIT is set.                                                                                                                                   | Х                     |  |
| CAN            | Transmit Message Order<br>Inversion | 2.3.3                       | Message order inversion when transmitting from dedicated Tx Buffers configured with same Message ID.                                                                                                                  | Х                     |  |
| CAN            | User Manual update                  | 2.3.4                       | Incomplete description in Section 3.5.2 Dedicated Tx Buffers and 3.5.4 Tx Queue of the M_CAN User's Manual related to transmission from multiple buffers configured with the same Message ID.                         | Х                     |  |
| Device         | Standby entry                       | 2.4.1                       | Potential hard fault upon standby entry when systick interrupt is enabled.                                                                                                                                            | Х                     |  |
| Device         | Overconsumption in Standby          | 2.4.2                       | An overconsumption can happen when entering in Standby Sleep mode when The TC is enabled with run in standby disabled.                                                                                                | Х                     |  |
| Device         | Performance Mode                    | 2.4.3                       | In Standby mode, the regulator configured in performance mode is not behaving as expected.                                                                                                                            | Х                     |  |
| Device         | Chip Erase                          | 2.4.4                       | Chip Erase is not functional at ambient temperatures higher than 85°C.                                                                                                                                                | Х                     |  |
| EVSYS          | Generic Clock                       | 2.5.1                       | Using synchronous, spurious overrun can appear with generic clock for the channel always on.                                                                                                                          | Х                     |  |
| EVSYS          | Event Channel Configuration         | 2.5.2                       | Right after an Event channel configuration is done and enabled, the channel is busy for 1 generic clock (GCLK_EVSYS_Channelx) tick; however the EVSYS.CHSTATUS.CHBUSYn corresponding bit is not set during that time. |                       |  |
| EVSYS          | CHBUSY Flag Stuck                   | 2.5.3                       | CHBUSY flag never reset upon software events in synchronous/resynchronized path modes with event detection on falling edges.                                                                                          | Х                     |  |
| EVSYS          | Spurious Overrun                    | 2.5.4                       | Overrun interrupt flag may be incorrectly set upon software events in synchronous/resynchronized path modes with event detection on both rising and falling edges.                                                    | Х                     |  |
| FREQM          | PAC protection                      | 2.6.1                       | FREQM reads on the Control B register generate a PAC protection error.                                                                                                                                                | Х                     |  |
| MCRAMC         | PAC Write Protection                | 2.7.1                       | INTSTA register is PAC write protected.                                                                                                                                                                               | Х                     |  |
| OSCCTRL        | FDPLL Unlock                        | 2.9.1                       | Spurious DPLL unlocks may be detected during operation.                                                                                                                                                               | Х                     |  |
| OSCCTRL        | FDPLL96M On-Demand in<br>Standby    | 2.9.2                       | The FDPLL96M On Demand mode is not functional in Standby sleep mode.                                                                                                                                                  | Х                     |  |
| PDEC           | Counter mode                        | 2.10.1                      | Counting starts before the first retrigger event or command.                                                                                                                                                          | Х                     |  |
| PDEC           | Counter mode                        | 2.10.2                      | Count of events is not functional.                                                                                                                                                                                    | Х                     |  |
| PDEC           | Angular and Revolution Counters     | 2.10.3                      | With index input enabled i.e., EVCTRL.EVEI[2] and operating in X4/X2 mode, angular and revolution counters are incremented/decremented by two separate and unsynchronized sources.                                    | Х                     |  |
| PDEC           | Error Flags                         | 2.10.4                      | An error detection (INTFLAG.ERR = 1) updates the STATUS Error flags (HERR, WINERR, MPERR, IDXERR, QERR) with a variable delay.                                                                                        | Х                     |  |
| PDEC           | Direction Change                    | 2.10.5                      | A direction change detection (INTFLAG.DIR = 1) updates the STATUS.DIR bit with a variable delay.                                                                                                                      | Х                     |  |
| PDEC           | Hall Mode                           | 2.10.6                      | A windows error (WINERR) can be reported after a START command execution, or when leaving standby (with RUNSTDBY = 0).                                                                                                | Х                     |  |
| PDEC           | Hall Mode                           | 2.10.7                      | In HALL mode, WINERR Error interrupt (INTFLAG.WINERR = 1) can rise several times on a low-speed window error detection.                                                                                               | Х                     |  |
| SERCOM         | Software Reset                      | 2.11.1                      | When CTRLA.ENABLE=0 and CTRLA.SWRST is asserted, software reset sequence is not initiated.                                                                                                                            | Х                     |  |

| continued               |                                       |         |                                                                                                                                                                                            |                             |
|-------------------------|---------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Module                  | Feature                               | Item #  | Issue Summary                                                                                                                                                                              | Affected<br>Revisions<br>B0 |
| SERCOM I <sup>2</sup> C | Status Flag                           | 2.12.1  | BUSERR, COLL, LOWTOUT, SEXTTOUT and LENERR Status register bits are not automatically cleared.                                                                                             | Х                           |
| SERCOM I <sup>2</sup> C | CLKHOLD Bit Status                    | 2.12.2  | The CLKHOLD Status bit is not read only.                                                                                                                                                   | Х                           |
| SERCOM I <sup>2</sup> C | Repeated Start / Host mode 10-<br>bit | 2.12.3  | Repeated Start in 10-bit addressing mode for Host Write operations does not work.                                                                                                          | Х                           |
| SERCOM I <sup>2</sup> C | Repeated start                        | 2.12.4  | Bus error is generated during a Repeated Start (when QCEN = 1 and SCLSM = 1).                                                                                                              | Х                           |
| SERCOM I <sup>2</sup> C | NACK and Repeated Start               | 2.12.5  | Repeated Start is not supported for High-Speed mode Host Read operations.                                                                                                                  | Х                           |
| SERCOM I <sup>2</sup> C | Repeated Start / High-Speed mode      | 2.12.6  | Repeated Start is not supported for High-Speed mode Host Write operations.                                                                                                                 | Х                           |
| SERCOM I <sup>2</sup> C | Client Mode with DMA                  | 2.12.7  | Character lost in I2C Client mode with DMA when a NACK occurs.                                                                                                                             | Х                           |
| SERCOM I <sup>2</sup> C | Client mode 10-bit                    | 2.12.8  | I2C Client 10-bit addressing mode is not functional.                                                                                                                                       | Х                           |
| SERCOM I <sup>2</sup> C | Wakeup                                | 2.12.9  | When an unexpected STOP occurs on the I2C bus the STATUS.BUSERR & INTFLAG.ERROR bits are set but may not wake the system from sleep mode. An unexpected START will not produce this issue. | х                           |
| SERCOM I <sup>2</sup> C | Automatic Acknowledge                 | 2.12.10 | The I <sup>2</sup> C Client Automatic Acknowledge feature (CTRLB.AACKEN = 1) is not supported when doing a repeated start.                                                                 | Х                           |
| SERCOM I <sup>2</sup> C | RXNACK                                | 2.12.11 | The RXNACK status bit is invalid during the first DRDY interrupt.                                                                                                                          | Х                           |
| SERCOM SPI              | Data Preload                          | 2.13.1  | Data lost in SPI Client mode with Data Preload Enabled.                                                                                                                                    | Х                           |
| SERCOM SPI              | Power Consumption                     | 2.13.2  | Extra power consumption in standby sleep mode after preloading a data.                                                                                                                     | Х                           |
| SERCOM SPI              | Hardware SPI Select Control           | 2.13.3  | When Hardware SPI Select Control is enabled, the SPI Select (SS) pin goes high after each byte transfer.                                                                                   | Х                           |
| SERCOM USART            | Wakeup                                | 2.14.1  | The USART does not wake up the device on Error Interrupt (INTFLAG.ERROR=1).                                                                                                                | Х                           |
| SERCOM USART            | Collision Detection                   | 2.14.2  | Collision Detection does not stop Data Transfer.                                                                                                                                           | Х                           |
| SERCOM USART            | Over Consumption in Standby           | 2.14.4  | Unexpected over consumption in Standby mode                                                                                                                                                | Х                           |
| TC                      | SYNCBUSY Flag                         | 2.15.1  | When clearing the STATUS.PERBUFV/STATUS.CCBUFx flag, SYNCBUSY flag is released before the PERBUF/CCBUFx register is restored to its appropriate value.                                     | Х                           |
| TC                      | Event Retrigger                       | 2.15.2  | If a Retrigger event occurs exactly at the Channel Compare Match [n] time, the next Waveform Output [n] is missing or disturbed.                                                           | Х                           |
| TCC                     | Re-trigger in RAMP2 Operations        | 2.16.1  | Re-trigger in RAMP2 operations is not supported if a prescaler is used and the re-trig of the counter is done on the next GCLK.                                                            | Х                           |
| TCC                     | DMA Request                           | 2.16.2  | On a TCC compare match, a DMA request is set whatever the CTRLA.DMAOS value.                                                                                                               | Х                           |

## Notes:

- Cells with 'X' indicates the issue is present in this revision of the silicon.
- Cells with '-' indicates this silicon revision does not exist for this issue.
- The blank cell indicates the issue has been corrected or does not exist in this revision of the silicon.

#### PIC32CM JH00/JH01 Silicon Errata Issues 2.

The following issues apply to the PIC32CM JH00/JH01 family of devices.

#### Notes:

- Cells with 'X' indicates the issue is present in this revision of the silicon.
- Cells with '-' indicates this silicon revision does not exist for this issue.
- The blank cell indicates the issue has been corrected or does not exist in this revision of the silicon.

#### **Analog Comparator (AC)** 2.1

#### 2.1.1 **Analog Pins**

Analog pins are shared between PTC and AC module. This may result in PTC accuracy issues.

#### Workaround

To guarantee the accuracy of the PTC measurement when using these shared pins, configure the AC input to anything different from default configuration, that is, VDD scaler, DAC or Bandgap.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

#### 2.2 Analog-to-Digital Converter (ADC)

#### 2.2.1 **Offset Correction Reference**

Offset correction using the OFFSETCORR register is not supported in the 8-bit and 10-bit conversion resolution.

#### Workaround

None.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.2.2 Reference Buffer Offset

Total Unadjusted Error (TUE) of the ADC conversion result is out of specification when,

- Using the reference source as REFCTRL REFSEL ≠ AVDD
- Reference Buffer Offset Compensation is enabled (REFCTRL.REFCOMP = 1)

#### Workaround

The first five conversions after enabling ADC must be ignored. All further ADC conversions are within the specification.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.2.3 Sequence State

The SEQSTATUS register is not updated properly when exiting Standby mode by an ADC conversions sequence event

The first conversion source is done (available in the RESULT register), but is not identified and reported in the SEQSTATUS register.

#### Workaround

None.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.3 Controller Area Network (CAN)

## 2.3.1 On-Demand Clock Source

The CAN is not compatible with an on-demand clock source.

#### Workaround

Clear the ONDEMAND bit to zero for the oscillator source that provides the GCLK to the CAN.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| Х  |  |  |

## 2.3.2 Debug Message State Machine

If the CCCR.INIT bit is set by the Host by writing to the CCCR register or when the M\_CAN enters BusOff state, the debug message handling state machine stays in its current state instead of being reset to Idle state. Setting the CCCR.CCE does not change RXF1S.DMS.

#### Scope:

The erratum is limited to the case when the Debug on CAN Support feature is active. Regular operation is not affected, in regular operation the debug message handling state machine always remains in Idle state.

#### Effects:

## PIC32CM JH00/JH01 Silicon Errata Issues

In the described case the debug message handling state machine is stopped and remains in the current state signaled by RXF1S.DMS. If RXF1S.DMS = "11", output m can dma req remains active.

#### Workaround

If the debug message handling state machine has stopped while RXF1S.DMS = "01" or RXF1S.DMS = "10", it can be reset to Idle state by hardware reset or by reception of debug messages after CCCR.INIT is reset to zero.

If the debug message handling state machine has stopped while RXF1S.DMS = "11" with m\_can\_dma\_req active, it can be reset to Idle state by hardware reset or by activating input m\_can\_dma\_ack.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.3.3 Transmit Message Order Inversion

It may happen, depending on the delay between the individual Tx requests, that in the case where multiple Tx Buffers are configured with the same message ID the Tx Buffers are not transmitted in order of the Tx Buffer number (lowest number first).

#### Scope:

The erratum is limited to the case when multiple Tx Buffers are configured with the same message ID.

#### Effects:

In the case described it may happen, that Tx Buffers configured with the same message ID and pending Tx request are not transmitted with lowest Tx Buffer number first (message order inversion).

#### Workaround

First write the group of Tx messages with same message ID to the message RAM and then afterwards request transmission of all these messages concurrently by a single write access to TXBAR. Before requesting a group of Tx messages with this message ID ensure that no message with this message ID has a pending Tx request.

Use the Tx FIFO instead of dedicated Tx Buffers for the transmission of several messages with the same message ID in a specific order, as described in Section 3.5.3 of the "M\_CAN User's Manual".

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| Х  |  |  |

## 2.3.4 User Manual Update

Incomplete description in Section 3.5.2 "Dedicated Tx Buffers" and 3.5.4 "Tx Queue of the M\_CAN User's Manual" related to transmission from multiple buffers configured with the same message ID.

#### Description:

#### 3.5.2 Dedicated Tx Buffers

#### Wording User's Manual:

In case that multiple dedicated Tx Buffers are configured with the same Message ID, the Tx Buffer with the lowest buffer number is transmitted first.

#### **Enhancement:**

These Tx buffers will be requested in ascending order with lowest buffer number first. Alternatively, all Tx buffers configured with the same message ID can be requested simultaneously by a single write access to TXBAR.

#### 3.5.4 Tx Queue

#### Wording User's Manual:

In case that multiple Queue Buffers are configured with the same Message ID, the Queue Buffer with the lowest buffer number is transmitted first.

#### Replacement:

If multiple Tx Queue buffers are configured with the same message ID, the transmission order depends on numbers of the buffers where the messages were stored for transmission. As these buffer numbers depend on the then current states of the PUT index, a prediction of the transmission order is not possible.

#### Wording User's Manual:

An Add Request cyclically increments the Put Index to the next free Tx Buffer.

## Replacement:

The Put Index always points to that free buffer of the Tx Queue with the lowest buffer number.

#### Scope:

Use of multiple dedicated Tx Buffers or Tx Queue buffers configured with same message ID.

#### Effects:

If the dedicated Tx buffers with the same message ID are not requested in ascending order or at the same time or in case of multiple Tx Queue buffers with the same message ID, it cannot be guaranteed, that these messages are transmitted in ascending order with lowest buffer number first.

#### Workaround

If a defined order of transmission is required, the Tx FIFO will be used for transmission of messages with the same message ID. Alternatively dedicated Tx buffers with same Message ID shall be requested in ascending order with lowest buffer number first or by a single write access to TXBAR. Alternatively, a single Tx Buffer can be used to transmit those messages one after the other.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| Х  |  |  |

#### 2.4 Device

## 2.4.1 Standby Entry

When the Systick interrupt is enabled and the standby back-bias option is set (STDBYCFG.BBIAS = 1), an hard fault can occur when the Systick interrupt coincides with the standby entry.

#### Workaround

Disable the Systick interrupt before entering standby and re-enable it after wake up.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.4.2 Overconsumption in Standby

An overconsumption can happen when entering in Standby Sleep mode when the TC is enabled (CTRLA.ENABLE = 1) with run in Standby disabled (CTRLA.RUNSTDBY = 0).

#### Workaround

Disable the TC when entering in Standby Sleep mode.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

#### 2.4.3 Performance Mode

When entering Standby mode with the regulator configured in Performance mode (STDBYCFG.VREGSMOD = 0x1), the system will wrongly switch to the low-power regulator and keep requesting GCLK0.

#### Workaround

Set SUPC VREG.RUNSTDBY = 0x1, which will force the system to use the main regulator.

Another possible option is to configure the regulator in Auto mode (STDBYCFG.VREGSMOD = 0x0) and let the hardware automatically switch between main and low-power regulator.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| Х  |  |  |

## 2.4.4 Chip Erase

Chip Erase is not functional at ambient temperatures higher than 85°C.

#### Workaround

None.

## Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

# 2.5 Event System (EVSYS)

#### 2.5.1 Generic Clock

In synchronous mode, spurious overrun interrupts can be generated when the generic clock for a channel is always on (CHANNEL.ONDEMAND = 0).

## Workaround

Set Generic Clock on Demand feature by setting CHANNEL.ONDEMAND = 1.

## **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

### 2.5.2 Event Channel Configuration

Right after an event channel configuration is done and enabled, the channel is busy for one generic clock (GCLK\_EVSYS\_Channelx) tick; however, the EVSYS.CHSTATUS.CHBUSYn corresponding bit is not set during that time. This is noticeable when the EVSYS input GCLK frequency is less than the CPU frequency.

#### Workaround

Wait for at least one generic clock(GCLK\_EVSYS\_Channelx) tick before triggering the channel for the first time after it has been configured and enabled.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.5.3 CHBUSY Flag Stuck

If a software event occurs when the EVSYS is set in synchronous or resynchronized path modes (CHANNELn.PATH = 0x0/0x1) with event detection set on falling edges (CHANNELn.EDGESEL = 0x2), the CHSTATUS.CHBUSYn flag will be set but will never come back to 0. It is then impossible to know if the event user for this channel is ready or not to accept new events.

#### Workaround

Generate software events for this user through a dedicated channel configured with event detection set on rising edges (CHANNELn.EDGESEL = 0x1).

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.5.4 Spurious Overrun Interrupts

If a software event occurs when the EVSYS is set in synchronous or resynchronized path modes (CHANNELn.PATH = 0x0/0x1) with event detection set on both rising and falling edges (CHANNELn.EDGESEL = 0x3), spurious overrun interrupts may occur (INTFLAG.OVRn).

#### Workaround

Generate software events for the event user through a dedicated channel configured with event detection set on rising edges (CHANNELn.EDGESEL = 0x1).

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.6 Frequency Meter (FREQM)

#### 2.6.1 PAC Protection Error

FREQM reads on the Control B register (FREQM.CTRLB) generate a PAC protection error.

## Workaround

None.

## **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.7 MCRAMC

## 2.7.1 INTSTA Register is PAC Write Protected.

When the MCRAMC is protected against register writes by the PAC, the INTSTA register becomes unexpectedly protected too.

#### Workaround

None.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| Χ  |  |  |

## 2.8 Oscillator Controller (OSCCTRL)

#### 2.8.1 FDPLL Unlock

When using FDPLL at temperature below 25°C, spurious DPLL unlocks (OSCCTRL.DPLLSTATUS.LOCK = 0) may be detected while the FDPLL still adheres to the electrical characteristics metrics defined in the data sheet. During these unlock periods, the DPLL output clock is halted and then restarts.

#### Workaround

When using FDPLL at temperature below 25°C, enable the lock bypass (OSCCTRL.DPLLCTRLB.LBYPASS = 1) to avoid losing FDPLL clock output during a false unlock status. The workaround does not avoid false unlock indications, but it disables the gating of the FDPLL clock output by the lock status, therefore, the clock is issued even if the FDPLL status shows unlocked.

Pseudo Code:

Set OSCCTRL.DPLLCTRLB.LBYPASS = 1

Set DPLLCTRLA.ENABLE = 1

Wait (OSCCTRL.DPLLSTATUS.CLKRDY = 1)

Set Source for GCLK with DPLL

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.8.2 FDPLL96M On Demand Standby

The FDPLL96M On Demand mode (DPLLCTRLA.ONDEMAND = 1) is not functional in Standby Sleep mode.

#### Workaround

Set DPLLCTRLA.ONDEMAND = 0 which makes the FDPLL96M always running in Standby Sleep mode.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.9 Position Decoder (PDEC)

#### 2.9.1 Counter Mode

Start, restart, or retrigger on event (EVCTRL.EVACT = 0x1) is not functional in COUNTER operating mode (CTRLA.MODE = 0x2).

#### Workaround

None.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| Х  |  |  |

#### 2.9.2 Counter Mode

Counting Events (EVCTRL.EVACT = 0x2) is not functional in COUNTER operating mode (CTRLA.MODE = 0x2).

#### Workaround

None.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| Х  |  |  |

## 2.9.3 Angular and Revolution Counters

With index input enabled, that is, EVCTRL.EVEI[2] and operating in X4/X2 mode, angular and revolution counters are incremented or decremented by two separate and unsynchronized sources (phases and index). This can lead to generating erroneous MC0 and MC1 events.

#### Workaround

If the application use case permits, operate PDEC in X4S/X2S mode by setting CTRLA.CONF[2:0] = 0b001/0b011. In this mode, the revolution counter is incremented or decremented by a single source, that is angular counter overflow or underflow.

If the application use case restricts operation in X4S/X2S mode, then disable index input event, that is EVCTRL.EVEI[2] = 0. This ensures that revolution counter is incremented or decremented by a single source, that is, angular counter overflow or underflow. First occurrence of the index pulse can be detected using an external interrupt input and angular counter value can be reset in the corresponding interrupt service routine.

#### Affected Silicon Revisions

| E | В0 |  |  |
|---|----|--|--|
|   | Χ  |  |  |

#### 2.9.4 Error Flags

An Error Detection (INTFLAG.ERR = 1) updates the STATUS Error flags (HERR, WINERR, MPERR, IDXERR, QERR) with a variable delay.

#### Workaround

Poll the STATUS Error flags until one of these bits is set.

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.9.5 Direction Change

A direction change detection (INTFLAG.DIR = 1) updates the STATUS.DIR bit with a variable delay.

#### Workaround

Do not consider the STATUS.DIR bit status when using the INTFLAG.DIR bit.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| Х  |  |  |

#### 2.9.6 Hall Mode

A Windows Error (WINERR) flag can be reported after a START command execution, or when leaving standby (with RUNSTDBY = 0).

#### Workaround

Ignore the Windows Error (WINERR) flag in Hall mode after a START command execution, or when leaving standby.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

#### 2.9.7 Hall Mode

In HALL mode, the WINERR Error interrupt (INTFLAG.WINERR = 1) can rise several times on a low-speed window error detection.

### Workaround

Disable the WINERR (INTCLR.WINERR = 1) at first error detection, then re-enable it once the error root cause at the application level is solved.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.10 SERCOM

## 2.10.1 Software Reset

Software Reset (CTRLA.SWRST=1) is not functional when the SERCOM is not enabled (CTRAL.ENABLE = 0).

## Workaround

None.

| В0 |  |  |
|----|--|--|
| Х  |  |  |

## 2.11 SERCOM I<sup>2</sup>C

## 2.11.1 Status Flags

In Client mode, the SEXTOUT, LOWTOUT, COLL, and BUSERR bits are not cleared when INTFLAG.AMATCH is cleared.

#### Workaround

Manually clear the status bits, SEXTOUT, LOWTOUT, COLL, and BUSERR, by writing these bits to '1' when INTFLAG.AMATCH is cleared.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.11.2 Status Flags

The STATUS.CLKHOLD bit in Host and Client modes can be written, whereas it is a read-only status bit.

#### Workaround

Do not clear the STATUS.CLKHOLD bit to preserve the current clock hold state.

## **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.11.3 Repeated Start

For Host Write operations (excluding High-Speed mode) in 10-bit Addressing mode, writing CTRLB.CMD = 0x1 does not correctly issue a Repeated Start command.

## Workaround

Write the same 10-bit address with the same direction bit to the ADDR.ADDR register to generate a Repeated Start.

## Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

#### 2.11.4 Repeated Start

When the Quick command is enabled (CTRLB.QCEN = 1), the software can issue a Repeated Start by either writing the CTRLB.CMD or ADDR.ADDR bit fields. If in these conditions, SCL Stretch mode is CTRLA.SCLSM = 1, a bus error will be generated.

## Workaround

Use Quick Command mode (CTRLB.QCEN = 1) only if SCL Stretch mode is CTRLA.SCLSM = 0.

| В0 |  |  |
|----|--|--|
| Х  |  |  |

## 2.11.5 Repeated Start or Host Mode 10-bit

For High-Speed Host Read operations, sending a NACK (CTRLB.CMD = 0x2) forces a STOP to be issued, making repeated start not possible in that mode.

#### Workaround

None.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.11.6 Repeated Start

For High-Speed Host Write operations, writing CTRLB.CMD = 0x1 issues a STOP command instead of a Repeated Start, making repeated start not possible in that mode.

## Workaround

None.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.11.7 Client Mode with DMA

In  $I^2C$  Client Transmitter mode, at the reception of a NACK, if there is still data to be sent in the DMA buffer, the DMA will push a data to the DATA register. Since a NACK was received, the transfer on the  $I^2C$  bus will not occur causing the loss of this data.

#### Workaround

Configure the DMA transfer size to the number of data to be received by the I<sup>2</sup>C Host. DMA cannot be used if the number of data to be received by the Host is not known.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.11.8 10-bit Addressing Mode

I<sup>2</sup>C Client 10-bit addressing mode is not functional.

## Workaround

None.

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.11.9 No Wakeup Upon Unexpected STOP

When an unexpected STOP occurs on the  $I^2C$  bus, the STATUS.BUSERR and INTFLAG.ERROR bits are set but may not wake the system from Sleep mode. An unexpected START will not produce this issue.

#### Workaround

None.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.11.10 Automatic Acknowledge

The I<sup>2</sup>C Client Automatic Acknowledge feature (CTRLB.AACKEN = 1) is not supported when doing a repeated start.

#### Workaround

Do not use the AACKEN feature, implement a AMATCH handler instead.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| Х  |  |  |

## 2.11.11 RXNACK

The RXNACK status bit is invalid during the first DRDY interrupt.

#### Workaround

Use a software flag to track when to ignore RXNACK and reset this flag in the I2CS\_AMATCH interrupt handler (workaround is not applicable when AACKEN = 1).

## Affected Silicon Revisions

| В0 |  |   |
|----|--|---|
| X  |  | _ |

## 2.12 SERCOM SPI

#### 2.12.1 SPI-Client Data Lost with Data Preload Enabled

In SPI Client mode with Client Data Preload Enabled (CTRLB.PLOADEN = 1), the client transmitter may discard some data if the Host cannot keep the SPI Select pin low until the end of transmission.

#### Workaround

In SPI Client mode, the Client Select  $(\overline{SS})$  pin must be kept low by the Host until the end of the transmission if the Client Data Preload feature is used (CTRLB.PLOADEN = 1).

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.12.2 SPI-Client Extra Power Consumption in Standby Sleep Mode

Preloading a new SPI data (CTRLB.PLOADEN = 1) before going into Standby Sleep mode, may lead to extra power consumption.

#### Workaround

None.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.12.3 SPI-Host Hardware SPI Select Control

When Hardware SPI Select Control is enabled (CTRLB.MSSEN = 1), the SPI Select (SS) pin goes high after each byte transfer even if a new data is ready to be sent.

#### Workaround

Set CTRLB.MSSEN = 0 and handle the SPI Select  $(\overline{SS})$  pin by software.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 2.13 SERCOM USART

## 2.13.1 Wakeup

The USART does not wake-up the device on Error Interrupt (INTFLAG.ERROR = 1).

#### Workaround

Configure the USART to wake-up the device on the RX Complete Interrupt (INTENSET.RXC = 1) in order to check the PERR/FERR status (STATUS.PERR = 1 or STATUS.FERR = 1).

## Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| Χ  |  |  |

#### 2.13.2 Collision Detection

In USART operating mode with Collision Detection enabled (CTRLB.COLDEN = 1), the SERCOM will not abort the current transfer as expected if a collision is detected and if the SERCOM APB Clock is lower than the SERCOM Generic Clock.

## Workaround

The SERCOM APB clock must always be higher than the SERCOM Generic Clock to support collision detection.

| В0 |  |  |
|----|--|--|
| Х  |  |  |

#### 2.13.3 Over Consumption in Standby

When SERCOM USART CTRLA.RUNSTDBY = 0 and the receiver is disabled (CTRLB.RXEN = 0), the clock request to the GCLK generator feeding the SERCOM will stay asserted during Standby mode, leading to unexpected over consumption.

#### Workaround

Configure CTRLA.RXPO and CTRLA.TXPO to use the same SERCOM PAD for RX and TX, or add an external pull up on the RX pin.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

#### 2.14 Timer/Counter (TC)

#### 2.14.1 SYNCBUSY Flag

When clearing the STATUS.PERBUFV/STATUS.CCBUFx flag, the SYNCBUSY flag is released before the PERBUF/ CCBUFx register is restored to its appropriate value.

#### Workaround

Clear successively twice the STATUS.PERBUFV/STATUS.CCBUFx flag to ensure that the PERBUF/CCBUFx register value is restored before updating it.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

#### 2.14.2 **Event Retrigger**

If a re-trigger event (EVCTRL.EVACTn = 0x1, RETRIGGER) occurs at the Channel Compare Match [n] time, the next Waveform Output [n] is corrupted.

#### Workaround

Use two channels to store their two successive (n and n+1) CC register values and combine their related waveform outputs to make signal redundancy.

## **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

DS80001000C-page 19 Errata © 2022 Microchip Technology Inc.

#### 2.15 **Timer/Counter for Control (TCC)**

#### 2.15.1 Re-Trigger in RAMP2 Operations

Re-trigger in RAMP2 operations (RAMP2, RAMP2A, RAMP2C, RAMP2CS) is not supported if a prescaler is used (CTRLA.PRESCALER! = 0) and the re-trig of the counter is done on the next GCLK (CTRLA.PRESCSYNC = GCLK or CTRLA.PRESCSYNC = RESYNC).

#### Workaround

Configure the re-trig of the counter on the next prescaler clock (CTRLA.PRESCSYNC = PRESC).

## **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| Х  |  |  |

#### 2.15.2 **DMA Request on Compare Match**

On a TCC compare match, a DMA request is set whatever the CTRLA.DMAOS value.

#### Workaround

None.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

# 3. Silicon Debug Related Errata Summary

Table 3-1. Silicon Debug Related Errata Summary

| Module       | Feature                    | Item# | Issue Summary                                                                                                                                                   | Affected Revisions |
|--------------|----------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Wodule       | reature                    | item# | issue outilitaly                                                                                                                                                | В0                 |
| AC           | The DBGCTRL Register Reset | 4.1.1 | The DBGCTRL register is unexpectedly reset by CTRLA.SWRST.                                                                                                      | Х                  |
| CAN          | Bits corruption            | 4.2.1 | ECR.CEL, PSR.PXE, PSR.RFDF, PSR.RBRS, PSR.RESI, PSR.DLEC and PSR.LEC bits can be corrupted by a debug access.                                                   | Х                  |
| CAN          | Bits corruption            | 4.2.2 | An expected clear on read of ECR.CEL, PSR.PXE, PSR.RFDF, PSR.RBRS, PSR.RESI, PSR.DLEC and PSR.LEC bits can be unexpectedly filtered-out when the CPU is halted. | х                  |
| NVMCTRL      | Single ECC Errors          | 4.3.1 | When DBGECC = 0x1 or 0x3, single ECC error are unexpectedly corrected upon debugger reads.                                                                      | Х                  |
| NVMCTRL      | DBGCTRL Register Write     | 4.3.2 | The DBGCTRL Register is only writable through debugger access.                                                                                                  | Х                  |
| SERCOM       | DBGCTRL Register Reset     | 4.4.1 | The DBGCTRL register is unexpectedly reset by CTRLA SWRST                                                                                                       | Х                  |
| SERCOM USART | Debug Mode                 | 4.5.1 | Debug mode is not functional.                                                                                                                                   | Х                  |

#### Notes:

- Cells with 'X' indicates the issue is present in this revision of the silicon.
- Cells with '-' indicates this silicon revision does not exist for this issue.
- The blank cell indicates the issue has been corrected or does not exist in this revision of the silicon.

## 4. PIC32CM JH00/JH01 Silicon Errata Issues

The following debug related errata issues apply to the PIC32CM JH00/JH01 family of devices.

#### Notes:

- Cells with 'X' indicates the issue is present in this revision of the silicon.
- · Cells with '-' indicates this silicon revision does not exist for this issue.
- · The blank cell indicates the issue has been corrected or does not exist in this revision of the silicon.

## 4.1 Analog Comparator (AC)

## 4.1.1 DBGCTRL Register Reset

The ACDBGCTRL register is unexpectedly reset by CTRLA.SWRST.

#### Workaround

None.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| Х  |  |  |

## 4.2 Controller Area Network (CAN)

## 4.2.1 Bits corruption

The ECR.CEL, PSR.PXE, PSR.RFDF, PSR.RBRS, PSR.RESI, PSR.DLEC, and PSR.LEC bits can be corrupted by a debug access.

#### Workaround

Do not read the ECR, PSR registers with a debugger when the CPU is not halted in debug, otherwise debug access will clear those bits.

## **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

### 4.2.2 Bits corruption

An expected clear on read of the ECR.CEL, PSR.PXE, PSR.RFDF, PSR.RBRS, PSR.RESI, PSR.DLEC, and PSR.LEC bits can be unexpectedly filtered-out when the CPU is halted.

## Workaround

Do not halt the CPU if other hosts in the application are accessing the ECR or PSR registers.

## Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| Χ  |  |  |

## 4.3 Non-Volatile Memory Controller (NVMCTRL)

## 4.3.1 Single ECC Errors Unexpectedly Corrected Upon Debugger Reads

When DBGCTRL.DBGECC = 0x1 or 0x3, single ECC error are unexpectedly corrected upon debugger reads.

#### Workaround

None.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 4.3.2 DBGCTRL Register is Only Writable Through Debugger Access

CPU writes to the NVMCTRL.DBGCTRL register will be discarded and generate an error.

#### Workaround

Use debugger accesses to write the register, which anyway is only meaningful while in Debug mode.

#### Affected Silicon Revisions

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 4.4 SERCOM

#### 4.4.1 DBGCTRL Register Reset

The DBGCTRL register is unexpectedly reset by CTRLA.SWRST.

#### Workaround

None.

#### **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

## 4.5 SERCOM USART

## 4.5.1 Debug Mode

In USART Operating mode, if DBGCTRL.DBGSTOP = 1, data transmission is not halted after entering Debug mode.

### Workaround

None.

# PIC32CM JH00/JH01

# PIC32CM JH00/JH01 Silicon Errata Issues

## **Affected Silicon Revisions**

| В0 |  |  |
|----|--|--|
| X  |  |  |

# 5. Data Sheet Clarifications

The following typographic corrections and clarifications are to be noted for the device data sheet (DS60001632**C**):

**Note:** Corrections in tables, registers, and text are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

There are no Data Sheet Clarifications to report at this time.

# 6. Revision History

## Revision C - September 2022

The following errata were added in this revision:

• DEVICE: 2.4.4 Chip Erase

## Revision B - July 2022

The following errata were added in this revision:

• DEVICE: 2.4.3 Performance Mode

The following two new chapters were added:

- 3. Silicon Debug Related Errata Summary
- 4. PIC32CM JH00/JH01 Silicon Errata Issues

## Revision A - February 2022

This is the initial release of this document.

# The Microchip Website

Microchip provides online support via our website at <a href="www.microchip.com/">www.microchip.com/</a>. This website is used to make files and information easily available to customers. Some of the content available includes:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# **Product Change Notification Service**

Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, go to www.microchip.com/pcn and follow the registration instructions.

# **Customer Support**

Users of Microchip products can receive assistance through several channels:

- · Distributor or Representative
- Local Sales Office
- Embedded Solutions Engineer (ESE)
- · Technical Support

Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document.

Technical support is available through the website at: www.microchip.com/support

# **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of
  these methods, to our knowledge, require using the Microchip products in a manner outside the operating
  specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of
  intellectual property.
- · Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

# **Legal Notice**

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with

your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

## **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2022, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-6683-1229-2

# **Quality Management System**

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# **Worldwide Sales and Service**

| AMERICAS                  | ASIA/PACIFIC          | ASIA/PACIFIC            | EUROPE                |
|---------------------------|-----------------------|-------------------------|-----------------------|
| Corporate Office          | Australia - Sydney    | India - Bangalore       | Austria - Wels        |
| 2355 West Chandler Blvd.  | Tel: 61-2-9868-6733   | Tel: 91-80-3090-4444    | Tel: 43-7242-2244-39  |
| Chandler, AZ 85224-6199   | China - Beijing       | India - New Delhi       | Fax: 43-7242-2244-393 |
| Tel: 480-792-7200         | Tel: 86-10-8569-7000  | Tel: 91-11-4160-8631    | Denmark - Copenhagen  |
| Fax: 480-792-7277         | China - Chengdu       | India - Pune            | Tel: 45-4485-5910     |
| Technical Support:        | Tel: 86-28-8665-5511  | Tel: 91-20-4121-0141    | Fax: 45-4485-2829     |
| www.microchip.com/support | China - Chongging     | Japan - Osaka           | Finland - Espoo       |
| Web Address:              | Tel: 86-23-8980-9588  | Tel: 81-6-6152-7160     | Tel: 358-9-4520-820   |
| www.microchip.com         | China - Dongguan      | Japan - Tokyo           | France - Paris        |
| Atlanta                   | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770    | Tel: 33-1-69-53-63-20 |
| Duluth, GA                | China - Guangzhou     | Korea - Daegu           | Fax: 33-1-69-30-90-79 |
| Tel: 678-957-9614         | Tel: 86-20-8755-8029  | Tel: 82-53-744-4301     | Germany - Garching    |
| Fax: 678-957-1455         | China - Hangzhou      | Korea - Seoul           | Tel: 49-8931-9700     |
| Austin, TX                | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200      | Germany - Haan        |
| Tel: 512-257-3370         | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400  |
| Boston                    | Tel: 852-2943-5100    | Tel: 60-3-7651-7906     | Germany - Heilbronn   |
| Westborough, MA           | China - Nanjing       | Malaysia - Penang       | Tel: 49-7131-72400    |
| Tel: 774-760-0087         | Tel: 86-25-8473-2460  | Tel: 60-4-227-8870      | Germany - Karlsruhe   |
| Fax: 774-760-0088         | China - Qingdao       | Philippines - Manila    | Tel: 49-721-625370    |
| Chicago                   | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065      | Germany - Munich      |
| Itasca, IL                | China - Shanghai      | Singapore               | Tel: 49-89-627-144-0  |
| Tel: 630-285-0071         | Tel: 86-21-3326-8000  | Tel: 65-6334-8870       | Fax: 49-89-627-144-44 |
| Fax: 630-285-0075         | China - Shenyang      | Taiwan - Hsin Chu       | Germany - Rosenheim   |
| Dallas                    | Tel: 86-24-2334-2829  | Tel: 886-3-577-8366     | Tel: 49-8031-354-560  |
| Addison, TX               | China - Shenzhen      | Taiwan - Kaohsiung      | Israel - Ra'anana     |
| Tel: 972-818-7423         | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830     | Tel: 972-9-744-7705   |
| Fax: 972-818-2924         | China - Suzhou        | Taiwan - Taipei         | Italy - Milan         |
| Detroit                   | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600    | Tel: 39-0331-742611   |
| Novi, MI                  | China - Wuhan         | Thailand - Bangkok      | Fax: 39-0331-466781   |
| Tel: 248-848-4000         | Tel: 86-27-5980-5300  | Tel: 66-2-694-1351      | Italy - Padova        |
| Houston, TX               | China - Xian          | Vietnam - Ho Chi Minh   | Tel: 39-049-7625286   |
| Tel: 281-894-5983         | Tel: 86-29-8833-7252  | Tel: 84-28-5448-2100    | Netherlands - Drunen  |
| Indianapolis              | China - Xiamen        |                         | Tel: 31-416-690399    |
| Noblesville, IN           | Tel: 86-592-2388138   |                         | Fax: 31-416-690340    |
| Tel: 317-773-8323         | China - Zhuhai        |                         | Norway - Trondheim    |
| Fax: 317-773-5453         | Tel: 86-756-3210040   |                         | Tel: 47-72884388      |
| Tel: 317-536-2380         |                       |                         | Poland - Warsaw       |
| Los Angeles               |                       |                         | Tel: 48-22-3325737    |
| Mission Viejo, CA         |                       |                         | Romania - Bucharest   |
| Tel: 949-462-9523         |                       |                         | Tel: 40-21-407-87-50  |
| Fax: 949-462-9608         |                       |                         | Spain - Madrid        |
| Tel: 951-273-7800         |                       |                         | Tel: 34-91-708-08-90  |
| Raleigh, NC               |                       |                         | Fax: 34-91-708-08-91  |
| Tel: 919-844-7510         |                       |                         | Sweden - Gothenberg   |
| New York, NY              |                       |                         | Tel: 46-31-704-60-40  |
| Tel: 631-435-6000         |                       |                         | Sweden - Stockholm    |
| San Jose, CA              |                       |                         | Tel: 46-8-5090-4654   |
| Tel: 408-735-9110         |                       |                         | UK - Wokingham        |
| Tel: 408-436-4270         |                       |                         | Tel: 44-118-921-5800  |
| Canada - Toronto          |                       |                         | Fax: 44-118-921-5820  |
| Tel: 905-695-1980         |                       |                         |                       |
| Fax: 905-695-2078         |                       |                         |                       |
|                           |                       | I                       | I                     |