

# Product Change Notification / SYST-31SHEZ587

# Date:

02-Feb-2022

# **Product Category:**

Wireless IC, Wireless Modules

# **PCN Type:**

**Document Change** 

# **Notification Subject:**

ERRATA - PIC32MZ-W1 MCU and WFI32E01 Module Errata Document Revision

# Affected CPNs:

SYST-31SHEZ587\_Affected\_CPN\_02022022.pdf SYST-31SHEZ587\_Affected\_CPN\_02022022.csv

# Notification Text:

SYST-31SHEZ587

Microchip has released a new Product Documents for the PIC32MZ-W1 MCU and WFI32E01 Module Errata of devices. If you are using one of these devices please read the document located at PIC32MZ-W1 MCU and WFI32E01 Module Errata.

Notification Status: Final

## Description of Change:

Updated Workaround of Power errata.
 Added Section "DATASHEET CLARIFICATIONS".

Impacts to Data Sheet: None

Reason for Change: To Improve Productivity

Change Implementation Status: Complete

Date Document Changes Effective: 2 Feb 2022

NOTE: Please be advised that this is a change to the document only the product has not been changed.

Markings to Distinguish Revised from Unrevised Devices: N/A

# Attachments:

# PIC32MZ-W1 MCU and WFI32E01 Module Errata

Please contact your local Microchip sales office with questions or concerns regarding this notification.

## Terms and Conditions:

If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our PCN home page select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the PCN FAQ section.

If you wish to <u>change your PCN profile</u>, <u>including opt out</u>, please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections. Affected Catalog Part Numbers (CPN)

PIC32MZ1025W104132-I/NX WFI32E01PC-I WFI32E01PC-IA1 WFI32E01PC-I WFI32E01PE-I WFI32E01PE-IA1 WFI32E01UC-I WFI32E01UC-IA1 WFI32E01UE-I WFI32E01UE-IA1



# PIC32MZ1025W104 MCU and WFI32E01 Module with Wi-Fi<sup>®</sup> and Hardware-Based Security Accelerator Errata

The PIC32MZ-W1 Family of devices that you have received conform functionally to the current Device Data Sheet (DS70005425), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2. The silicon revision level can be identified using the current version of  $MPLAB^{\ensuremath{\mathbb{R}}}$  X IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate website (www.microchip.com).

For example, to identify the silicon revision level using MPLAB X IDE in conjunction with a hardware debugger:

- 1. Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB X IDE project.
- 3. Configure the MPLAB X IDE project for the appropriate device and hardware debugger.
- Select <u>Window > Dashboard</u>, then click the Refresh Debug Tool Status icon ( ).
- 5. The part number and the Device and Revision ID values appear in the **Output** window.

Note: If you are unable to extract the silicon revision level, visit support.microchip.com or contact your local Microchip sales office.

The Device and Revision ID values for the PIC32MZ1025W104 silicon are shown in Table 1.

## TABLE 1: SILICON DEVICE AND REVISION DETAILS

| Part Number     | Device ID  | <b>Revision ID for Silicon Revision</b> |      |  |  |
|-----------------|------------|-----------------------------------------|------|--|--|
| Fart Number     | Device ID  | A1                                      | B0   |  |  |
| PIC32MZ1025W104 | 0x80C03053 | 0x01                                    | NA   |  |  |
| PIC32MZ1025W104 | 0x0A403053 | NA                                      | 0x02 |  |  |

| Module           | Feature                                                                                                                                                                                                                                                                                                                                            | Issue | Issue Summary                                                                                                                                                                                                           | Affected Revisions |    |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----|--|
| would            | reature                                                                                                                                                                                                                                                                                                                                            | ISSUE | issue Summary                                                                                                                                                                                                           | A1                 | B0 |  |
| CAN              | Interrupt                                                                                                                                                                                                                                                                                                                                          | 1.    | The CAN Wake Interrupt Flag bit, WAKIF, is set even when the CAN module is disabled.                                                                                                                                    | х                  | х  |  |
| CAN              | CAN                                                                                                                                                                                                                                                                                                                                                | 2.    | The CAN FIFO abort operation during transmission does not set the TXABAT bit in FIFOCON register.                                                                                                                       | х                  | x  |  |
| I <sup>2</sup> C | I <sup>2</sup> C Client                                                                                                                                                                                                                                                                                                                            | 3.    | The 7-bit address that matches the 10-bit<br>upper address value (111_10xx_xxx) is<br>not accepted regardless of the STRICT bit<br>setting.                                                                             | х                  | x  |  |
| ICSP             | TDO                                                                                                                                                                                                                                                                                                                                                | 4.    | The TDO pin becomes an output and tog-<br>gles while programming on any ICSP <sup>™</sup><br>PGECx/PGEDx pair.                                                                                                          | х                  | x  |  |
| SPI              | Block Transmission                                                                                                                                                                                                                                                                                                                                 | 5.    | The SRMT bit incorrectly indicates the<br>end of transmission for the last PBCLK.                                                                                                                                       | Х                  | х  |  |
| Timer1           | Asynchronous<br>Counter                                                                                                                                                                                                                                                                                                                            | 6.    | Timer1 in Asynchronous External Counter<br>mode does not reflect the first count from<br>an external T1CLK input.                                                                                                       | Х                  | х  |  |
| Timer1           | TMR1 Register                                                                                                                                                                                                                                                                                                                                      | 7.    | The TMR1 register of Timer1 in Asynchro-<br>nous mode remains at the initial set value<br>for five external clock pulses after wake-<br>up from Sleep mode.                                                             | х                  | x  |  |
| Timer1           | Asynchronous<br>Mode                                                                                                                                                                                                                                                                                                                               | 8.    | Timer1 counts beyond the period value in Asynchronous mode when the period is 0x01.                                                                                                                                     | х                  | x  |  |
| UART             | TX/RX Interrupt       9.       A UART Transmit Interrupt (UTXISEL[1:0] bits (UxSTA[15:14]) = '0b00) is generated and asserted while the transmit buffer contains at least one empty space and the UART Receiver Interrupt Flag bit (URXI-SEL[1:0] bits (UxSTA[7:6]) = '0b00) is asserted while the receive buffer is not empty and non-functional. |       | х                                                                                                                                                                                                                       | x                  |    |  |
| UART             | TX Interrupt                                                                                                                                                                                                                                                                                                                                       | 10.   | A UART Transmit Interrupt (UTXISEL[1:0]<br>bits = '0b01) is generated, but does not<br>remain asserted when all of the charac-<br>ters have been transmitted.                                                           | х                  | x  |  |
| UART             | TX Interrupt                                                                                                                                                                                                                                                                                                                                       | 11.   | A UART Transmit Interrupt (UTXISEL[1:0]<br>bits = '0b10) is generated but does not<br>remain asserted while the transmit buffer<br>is empty.                                                                            | Х                  | х  |  |
| UART             | RX Interrupt                                                                                                                                                                                                                                                                                                                                       | 12.   | The UART Receive Interrupt flag (URXI-<br>SEL[1:0] bits = '0b01) is asserted only<br>when the receive buffer equals one-half<br>full and not when the receive buffer is<br>greater than one-half full.                  | х                  | x  |  |
| UART             | RX Interrupt                                                                                                                                                                                                                                                                                                                                       | 13.   | The UART Receive Interrupt Flag bit<br>(URXISEL[1:0] bits = '0b10) is asserted<br>only when the receive buffer equals three-<br>quarters full and not when the receive buf-<br>fer is greater than three-quarters full. | х                  | x  |  |

| Module                  | Facture           | laava |                                                                                                                                                     | Affected I | Revisions |
|-------------------------|-------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|
| Wodule                  | Feature           | Issue | Issue Summary                                                                                                                                       | A1         | В0        |
| Watchdog Timer<br>(WDT) | WDT               | 14.   | WDT does not reset the device if WDT writes are performed outside of the WDT window.                                                                | Х          | х         |
| Watchdog Timer<br>(WDT) | WDT               | 15.   | WDT does not reset the CPU within the<br>expected time period across the voltage<br>and temperature ranges.                                         | Х          | _         |
| Wi-Fi                   | Data Transmission | 16.   | Degraded TX EVM is observed during low<br>Wi-Fi traffic with a long idle duration<br>between packet transmission.                                   | Х          | _         |
| USB                     | Compliance        | 17.   | SE0 output of the USB peripheral may not<br>meet compliance requirements.                                                                           | х          | х         |
| Power                   | Low power mode    | 18.   | Excess leakage current observed in some devices under certain voltage and temperature ranges when the USB controller is disabled and not connected. | _          | х         |

TABLE 2: SILICON ISSUE SUMMARY (CONTINUED)

## SILICON ERRATA ISSUES

#### 1. Module: CAN

Clear the WAKIF (CxINT[14]) bit prior to enabling the CAN peripheral.

#### Work around

During the CAN initialization and before enabling the CAN peripheral, clear the WAKIF bit in the user code and this work around is implemented in Harmony.

#### **Affected Silicon Revisions**

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 2. Module: CAN

The CAN FIFO aborts the operation during transmission without setting the TXABAT bit in the FIFOCON register.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

## 3. Module: I<sup>2</sup>C

The 7-bit address that matches the 10-bit upper address value (111\_10xx\_xxx) is not accepted regardless of the STRICT bit setting.

#### Work around

None.

#### **Affected Silicon Revisions**

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 4. Module: ICSP

The TDO pin becomes an output and toggles while programming on any ICSP™ PGECx/ PGEDx pair.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 5. Module: SPI

Just before the last block of a transmission is shifted out to the SPI pins, the SRMT bit may incorrectly indicate that the transmission is done. However, this does not affect the Transmit Buffer Empty Interrupt (STXISEL = 0).

#### Work around

Use the interrupt indication bit to determine the end of transmission.

#### Affected Silicon Revisions

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 6. Module: Timer1

In Asynchronous External Counter mode, (i.e., TCS bit (T1CON[1] = 1), TSYNC bit (T1CON[2] = 0) and TECS[1:0] (T1CON[9:8] = '0b01)), the Timer1 register (TMR1) does not reflect the first count from an external T1CLK input.

#### Work around

Always add 1 to the Timer1 count value to reflect the first count from an external T1CLK input.

#### Affected Silicon Revisions

| <b>A</b> 1 | B0 |  |  |  |
|------------|----|--|--|--|
| Х          | Х  |  |  |  |

#### 7. Module: Timer1

In Asynchronous External Counter mode, (i.e., TCS bit (T1CON[1] = 1), TSYNC bit (T1CON[2] = 0), and TECS[1:0] (T1CON[9:8] = '0b01)), the Timer1 register (TMR1) remains at the initial set value for five external clock pulses after wake-up from Sleep mode.

#### Work around

None.

#### **Affected Silicon Revisions**

| A1 | В0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 8. Module: Timer1

Timer1 counts beyond the period value in Asynchronous mode when the period is 0x01.

#### Work around

Set the Timer1 period, PR1, to a value greater than 1.

#### Affected Silicon Revisions

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 9. Module: UART

A UART Transmit Interrupt (UTXISEL[1:0] bits (UxSTA[15:14]) = '0b00) is generated and asserted while the transmit buffer contains at least one empty space and the UART Receiver Interrupt Flag bit (URXISEL[1:0] bits

(UxSTA[7:6]) = '0b00) is asserted while the receive buffer is not empty and non-functional.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 10. Module: UART

A UART Transmit Interrupt (UTXISEL[1:0] bits = '0b01) is generated but does not remain asserted even when all of the characters have been transmitted. Once the IFSx bit is cleared by the user, it does not remain asserted even while all characters have been transmitted. This behavior compounded with finite interrupt latency can create a race condition amongst subsequent TX interrupts.

#### Work around

To avoid the race condition, clear the UARTx IFSx flag before writing a new value to the TX Buffer, UxTXREG, in the ISR.

#### Affected Silicon Revisions

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 11. Module: UART

The UART Transmit UTXISEL[1:0] bits = '0b10 Interrupt is generated but does not remain asserted while the transmit buffer is empty. Once the IFS bit is cleared by the user, it does not remain asserted even while the transmit buffer is empty. This behavior compounded with finite interrupt latency can create a race condition amongst subsequent TX interrupts.

#### Work around

To avoid the race condition, clear the UARTx IFS flag before writing a new value to the TX Buffer, UxTXREG, in the ISR.

#### Affected Silicon Revisions

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 12. Module: UART

The UART Receive Interrupt Flag (URXI-SEL[1:0] bits = '0b01) is asserted only when the receive buffer equals one-half full and not when the receive buffer is greater than one-half full.

#### Work around

Before exiting the UART RX ISR, ensure all the contents of the RX Buffer have been read, by reading the contents of the RX Buffer in the ISR until the URXDA bit (UxSTA[0]) is cleared and this work around is implemented in Harmony.

#### Affected Silicon Revisions

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 13. Module: UART

The UART Receive Interrupt Flag bit (URXI-SEL[1:0] bits = '0b10) is asserted only when the receive buffer equals three-quarters full and not when the receive buffer is greater than threequarters full.

#### Work around

Before exiting the UART RX ISR, ensure the entire contents of the RX Buffer have been read by reading the contents of the RX Buffer in the ISR until the URXDA bit (UxSTA[10]) is cleared and this work around is implemented in Harmony.

#### Affected Silicon Revisions

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 14. Module: Watchdog Timer (WDT)

The WDT does not reset the device if the WDT writes are performed outside of the WDT window.

#### Work around

None.

#### **Affected Silicon Revisions**

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 15. Module: Watchdog Timer (WDT)

When LPRC is used as a WDT source prescalar, the WDT does not cause a CPU Reset within the time period expected by the WDTPS configurations. The following table shows the WDT and prescaler values, with their corresponding expected reset period and mean values.

TABLE 3: WDTPS CONFIGURATION

| PS Value | Input<br>Clock | Expected<br>Time<br>Period | Mean<br>Value |
|----------|----------------|----------------------------|---------------|
| 0xA      | LRPC           | 1s                         | 1.026s        |
| 0xB      | LPRC           | 2s                         | 2.025s        |
| 0xA      | LRPC           | 1s                         | 1.439s        |
| 0xB      | LPRC           | 2s                         | 2.357s        |

#### Work around

None.

#### Affected Silicon Revisions

| A1 | В0 |  |  |  |
|----|----|--|--|--|
| Х  | _  |  |  |  |

#### 16. Module: Wi-Fi

Degraded TX EVM is observed during low Wi-Fi traffic with a long idle duration between packet transmission due to rapid transient surges in current consumption. The magnitude of EVM degradation varies from device to device. The range of degradation can cause EVM specification failure for MCS6 and MCS7 data rates. Operations like low-frequency ping will show this issue. There is no impact on throughput performance.

#### Work around

None.

#### **Affected Silicon Revisions**

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | _  |  |  |  |

#### 17. Module: USB

The SE0 output state of the USB peripheral while operating in host or device mode may not meet the USB 2.0 electrical standards and, hence, may cause the USB peripheral to fail the USB Eye pattern test.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 18. Module: Power

Excess leakage current observed in some devices under certain voltage and temperature ranges when the USB controller is disabled and not connected.

#### Work around

To achieve optimal power-down current in deep sleep and extreme deep sleep states, the USB D+ and D- signals must not be left floating. The signals can be tied to GROUND if the USB peripheral is not used.

If the USB peripheral is used, the user can mitigate this issue by connecting two GPIO pins available on the WFI32 device to the D+ and D-USB pins. These GPIO pins must be in the high impedance state during normal USB operation. When the USB peripheral is disabled or the WFI32 device enters the deep sleep state, program these GPIO pins as outputs driving 0V. Configure the GPIO pins as open drain input and disable internal pull-up/pull-down to change to the high impedance state. It is recommended that a 0 $\Omega$  resistor be added between the GPIO pins and the D+/D- lines to prevent design changes with the future versions of the silicon.

#### Affected Silicon Revisions

| A1 | B0 |  |  |  |
|----|----|--|--|--|
| —  | Х  |  |  |  |

## DATA SHEET CLARIFICATIONS

The following clarifications and additional information are applicable to the latest version of the device data sheet (DS70005425C):

1. The low power mode information updated in Section 35.0 "POWER MANAGEMENT UNIT (PMU)", Section 36.0 "POWER-SAVING FEATURES" and Section 41.0 "ELECTRICAL SPECIFICATIONS" are relevant for B0 silicon version and later.

## APPENDIX A: DOCUMENT REVISION HISTORY

## TABLE 4:REVISION HISTORY

| Revision | Date    | Section  | Description                                                                                                                                                                                                                                                                                           |
|----------|---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E        | 01/2022 | Document | <ul> <li>Updated Workaround of Power errata.</li> <li>Added Section "DATASHEET CLARIFICA-<br/>TIONS".</li> </ul>                                                                                                                                                                                      |
| D        | 11/2021 | Document | Added Power errata and its details.                                                                                                                                                                                                                                                                   |
| С        | 10/2021 | Document | <ul> <li>Updated the Errata with B0 release information.</li> <li>Design/implementation-related limitations are<br/>now available in the data sheet.</li> <li>Updated with the new terminologies. For more<br/>details, see the following note.</li> <li>Added USB errata and its details.</li> </ul> |
| В        | 01/2021 | Document | Added new silicon errata issue Wi-Fi and its summary in Table 2.                                                                                                                                                                                                                                      |
| A        | 09/2020 | Document | Initial release                                                                                                                                                                                                                                                                                       |

**Note:** Microchip is aware that some terminologies used in the technical documents and existing software codes of this product are outdated and unsuitable. This document may use these new terminologies, which may or may not reflect on the source codes, software GUIs, and the documents referenced within this document. The following table shows the relevant terminology changes made in this document.

## TABLE 5: TERMINOLOGY RELATED CHANGES

| Old Terminology        | New Terminology         | Description                              |
|------------------------|-------------------------|------------------------------------------|
| I <sup>2</sup> C Slave | I <sup>2</sup> C Client | Table 2 is updated with new terminology. |

#### Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at https:// www.microchip.com/en-us/support/design-help/client-supportservices.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WAR-RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDI-RECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSE-QUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, NVM Express, NVMe, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, Symmcom, and Trusted Time are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

 $\ensuremath{\textcircled{\sc 0}}$  2020-2022, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-5224-9599-4

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# Worldwide Sales and Service

#### AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 **Technical Support:** http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078

## ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

## ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141 Japan - Osaka

Tel: 81-6-6152-7160 Japan - Tokyo

Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301 Korea - Seoul

Tel: 82-2-554-7200

Tel: 60-4-227-8870

Tel: 63-2-634-9065

Tel: 65-6334-8870

Taiwan - Kaohsiung

Tel: 886-2-2508-8600

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

Tel: 31-416-690399 Fax: 31-416-690340

**EUROPE** 

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4485-5910

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Garching

Tel: 49-2129-3766400

Germany - Heilbronn

Germany - Karlsruhe

Tel: 49-7131-72400

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Rosenheim

Tel: 49-8031-354-560

Israel - Ra'anana

Italy - Milan

Italy - Padova

Tel: 972-9-744-7705

Tel: 39-0331-742611

Fax: 39-0331-466781

Tel: 39-049-7625286

**Netherlands - Drunen** 

Tel: 49-8931-9700

Germany - Haan

Finland - Espoo

France - Paris

Fax: 43-7242-2244-393

**Denmark - Copenhagen** 

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906 Malaysia - Penang

Philippines - Manila

Singapore

Taiwan - Hsin Chu Tel: 886-3-577-8366

Tel: 886-7-213-7830

Taiwan - Taipei

Thailand - Bangkok

Tel: 66-2-694-1351