

# Product Change Notification / SYST-29QVJG807

# Date:

30-Nov-2021

# **Product Category:**

Clock and Timing - High Speed Communication

# **PCN Type:**

**Document Change** 

# **Notification Subject:**

Data Sheet - SY87700AL Data Sheet Document Revision

# Affected CPNs:

SYST-29QVJG807\_Affected\_CPN\_11302021.pdf SYST-29QVJG807\_Affected\_CPN\_11302021.csv

# Notification Text:

SYST-29QVJG807

Microchip has released a new Product Documents for the SY87700AL Data Sheet of devices. If you are using one of these devices please read the document located at SY87700AL Data Sheet.

#### Notification Status: Final

#### **Description of Change:**

1) Converted Micrel document SY87700AL to Microchip data sheet DS20006628A.

- 2) Removed all reference to the EOL'd 28-Lead SOIC package option.
- 3) Minor text changes throughout.
- Impacts to Data Sheet: See above details.

Reason for Change: To Improve Productivity

Change Implementation Status: Complete

Date Document Changes Effective: 30 Nov 2021

**NOTE:** Please be advised that this is a change to the document only the product has not been changed.

Markings to Distinguish Revised from Unrevised Devices: N/A

# Attachments:

#### SY87700AL Data Sheet

Please contact your local Microchip sales office with questions or concerns regarding this notification.

#### **Terms and Conditions:**

If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our PCN home page select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the PCN FAQ section.

If you wish to <u>change your PCN profile</u>, <u>including opt out</u>, please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections. Affected Catalog Part Numbers (CPN)

SY87700ALHG SY87700ALHG-TR



# Low-Power, 3.3V, 32 Mbps to 208 Mbps AnyRate<sup>®</sup> Clock and Data Recovery

#### Features

- 3.3V Power Supply
- SONET/SDH/ATM Compatible
- Clock and Data Recovery from 32 Mbps Up to 208 Mbps NRZ Data Stream; Clock Generation from 32 Mbps to 208 Mbps
- Two On-Chip PLLs: One for Clock Generation and Another for Clock Recovery
- Selectable Reference Frequencies
- Differential PECL High-Speed Serial I/O
- Line Receiver Input: No External Buffering
   Needed
- Link Fault Indication
- 100K ECL-Compatible I/O
- Industrial Temperature Range: –40°C to +85°C
- Low Power: Fully Compatible SY87700V, but Consumes 30% Less Power
- Available in a 32-Lead ePAD TQFP Package

#### Applications

- SONET/SDH/ATM OC-1 and OC-3
- Fast Ethernet, SMPTE 259
- Proprietary Architecture Up to 208 Mbps

#### **General Description**

The SY87700AL is a complete clock recovery and data re-timing integrated circuit for data rates from 32 Mbps up to 208 Mbps NRZ. The device is ideally suited for SONET/SDH/ATM applications and other high-speed data transmission systems.

Clock recovery and data re-timing is performed by synchronizing the on-chip VCO directly to the incoming data stream. The VCO center frequency is controlled by the reference clock frequency and the selected divide ratio. On-chip clock generation is performed through the use of a frequency multiplier PLL with a byte rate source as reference.

The SY87700AL also includes a link fault detection circuit.

# 1.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings †

|                                    | -0.5V to +4.0V<br>-0.5V to V <sub>CC</sub> |
|------------------------------------|--------------------------------------------|
| Output Current (I <sub>OUT</sub> ) |                                            |
| •                                  |                                            |
|                                    |                                            |

# Operating Ratings ‡

| Input Voltage (V <sub>CC</sub> )–3.15V to +3.45 |  |  |
|-------------------------------------------------|--|--|
|-------------------------------------------------|--|--|

**†** Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

**‡** Notice: The device is not guaranteed to function outside its operating ratings.

# DC ELECTRICAL CHARACTERISTICS

| Parameter            | Symbol          | Min. | Тур. | Max. | Units | Conditions |
|----------------------|-----------------|------|------|------|-------|------------|
| Power Supply Voltage | V <sub>CC</sub> | 3.15 | 3.3  | 3.45 | V     | —          |
| Power Supply Current | lcc             |      | 120  | 160  | mA    | —          |

# PECL 100K DC ELECTRICAL CHARACTERISTICS

**Electrical Characteristics:**  $V_{CC} = V_{CCO} = V_{CCA} = 3.3V \pm 5\%$ ;  $T_A = -40^{\circ}C$  to +85°C, unless otherwise noted.

| Parameter           | Symbol          | Min.                    | Тур. | Max.                    | Units | Conditions                          |
|---------------------|-----------------|-------------------------|------|-------------------------|-------|-------------------------------------|
| Input HIGH Voltage  | V <sub>IH</sub> | V <sub>CC</sub> – 1.165 |      | V <sub>CC</sub> - 0.880 | V     | —                                   |
| Input LOW Voltage   | V <sub>IL</sub> | V <sub>CC</sub> – 1.810 | _    | V <sub>CC</sub> – 1.475 | V     | —                                   |
| Output HIGH Voltage | V <sub>OH</sub> | V <sub>CC</sub> – 1.075 | _    | V <sub>CC</sub> - 0.830 | V     | 50 $\Omega$ to V <sub>CC</sub> – 2V |
| Output LOW Voltage  | V <sub>OL</sub> | V <sub>CC</sub> – 1.860 | _    | V <sub>CC</sub> – 1.570 | V     | 50 $\Omega$ to V <sub>CC</sub> – 2V |
| Input LOW Current   | Ι <sub>ΙL</sub> | 0.5                     |      | —                       | μA    | $V_{IN} = V_{IL(MIN)}$              |

# TTL DC ELECTRICAL CHARACTERISTICS

**Electrical Characteristics:**  $V_{CC} = V_{CCO} = V_{CCA} = 3.3V \pm 5\%$ ;  $T_A = -40^{\circ}C$  to +85°C, unless otherwise noted.

| Parameter                    | Symbol          | Min. | Тур. | Max.            | Units | Conditions                                                 |
|------------------------------|-----------------|------|------|-----------------|-------|------------------------------------------------------------|
| Input HIGH Voltage           | V <sub>IH</sub> | 2.0  | _    | V <sub>CC</sub> | V     | —                                                          |
| Input LOW Voltage            | V <sub>IL</sub> | —    | —    | 0.8             | V     | —                                                          |
| Output HIGH Voltage          | V <sub>ОН</sub> | 2.0  | _    |                 | V     | l <sub>OH</sub> = -0.4 mA                                  |
| Output LOW Voltage           | V <sub>OL</sub> | —    | —    | 0.5             | V     | l <sub>OL</sub> = 4 mA                                     |
| Input HIGH Current           |                 | -175 | _    |                 | μA    | V <sub>IN</sub> = 2.7V, V <sub>CC</sub> = Max.             |
|                              | ЧH              | —    | _    | 100             | μA    | V <sub>IN</sub> = V <sub>CC</sub> , V <sub>CC</sub> = Max. |
| Input LOW Current            | ١ <sub>١L</sub> | -300 |      |                 | μA    | V <sub>IN</sub> = 0.5V, V <sub>CC</sub> = Max.             |
| Output Short-Circuit Current | I <sub>OS</sub> | -15  | _    | -100            | mA    | V <sub>OUT</sub> = 0V, (Max., 1 sec.)                      |

# AC ELECTRICAL CHARACTERISTICS

Electrical Characteristics: V<sub>CC</sub> = V<sub>CCA</sub> = V<sub>CCA</sub> = 3.3V ±5%; T<sub>A</sub> = -40°C to +85°C, unless otherwise noted.

| Parameter                                 | Symbol                         | Min.                           | Тур. | Max. | Units   | Conditions                         |
|-------------------------------------------|--------------------------------|--------------------------------|------|------|---------|------------------------------------|
| VCO Center Frequency                      | fvco                           | 750                            | _    | 1250 | MHz     | f <sub>REFCLK</sub> x Byte Rate    |
| VCO Center Frequency Tolerance            | ∆f <sub>vco</sub>              | —                              | 5    |      | %       | Nominal                            |
| Acquisition Lock Time                     | t <sub>ACQ</sub>               | —                              |      | 15   | μs      | 50Ω to $V_{CC}$ – 2                |
| REFCLK Pulse Width HIGH                   | <sup>t</sup> CPWH              | 4                              |      |      | ns      | 50  to V_{CC} – 2                  |
| REFCLK Pulse Width LOW                    | t <sub>CPWL</sub>              | 4                              |      |      | ns      | $V_{IN} = V_{IL} (Min.)$           |
| REFCLK Input Rise Time                    | ЧR                             | _                              | 0.5  | 2    | ns      | —                                  |
| Output Duty Cycle (RCLK/TCLK)             | t <sub>ODC</sub>               | 45                             | _    | 55   | % of UI | —                                  |
| ECL Output Rise/Fall Time<br>(20% to 80%) | t <sub>r</sub> /t <sub>f</sub> | 100                            |      | 400  | ps      | 50 $\Omega$ to V <sub>CC</sub> – 2 |
| Recovered Clock Skew                      | t <sub>SKEW</sub>              | -200                           |      | 200  | ps      | —                                  |
| Data Valid                                | t <sub>DV</sub>                | 1/(2xf <sub>RCLK</sub> ) – 200 |      | _    | ps      | _                                  |
| Data Hold                                 | t <sub>DH</sub>                | 1/(2xf <sub>RCLK</sub> ) – 200 | _    | _    | ps      | _                                  |

# **TEMPERATURE SPECIFICATIONS (Note 1)**

|                                           | •               |      |      |      |       |                    |
|-------------------------------------------|-----------------|------|------|------|-------|--------------------|
| Parameters                                | Sym.            | Min. | Тур. | Max. | Units | Conditions         |
| Temperature Ranges                        |                 |      |      |      |       |                    |
| Ambient Temperature Range                 | Τ <sub>Α</sub>  | -40  |      | +85  | °C    | —                  |
| Lead Temperature                          | _               | _    | _    | +260 | °C    | Soldering, 20 sec. |
| Storage Temperature                       | Τ <sub>S</sub>  | -65  | —    | +150 | °C    | —                  |
| Package Thermal Resistance                |                 |      |      |      |       |                    |
|                                           | θ <sub>JA</sub> | _    | 27.6 | —    | °C/W  | 0 lfpm airflow     |
| Thermal Resistance, TQFP 32-Ld,<br>Note 2 | θ <sub>JA</sub> | _    | 22.6 | —    | °C/W  | 200 lfpm airflow   |
|                                           | θ <sub>JA</sub> | _    | 20.7 | —    | °C/W  | 500 lfpm airflow   |

**Note 1:** The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation will cause the device operating junction temperature to exceed the maximum +85°C rating. Sustained junction temperatures above +85°C can impact the device reliability.

**2:** Using JEDEC standard test boards with die attach pad soldered to PCB. See www.amkor.com for additional package details.

#### **Timing Waveforms**



# 2.0 PIN DESCRIPTIONS

#### Package Type



The descriptions of the pins are listed in Table 2-1.

#### TABLE 2-1: PIN FUNCTION TABLE

| Pin Number  | Pin Name                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Inputs      |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2<br>3      | RDINP<br>RDINN                   | Serial Data Input. Differential PECL: These built-in line receiver inputs are connected to the differential receive serial data stream. An internal receive PLL recovers the embedded clock (RCLK) and data (RDOUT) information. The incoming data rate can be within one of eight frequency ranges depending on the state of the FREQSEL pins. See "Frequency Selection" Table.                                                                                                                                                                                                                               |
| 5           | REFCLK                           | Reference Clock. TTL Input: This input is used as the reference for the internal frequency synthesizer and the "training" frequency for the receiver PLL to keep it centered in the absence of data coming in on the RDIN inputs                                                                                                                                                                                                                                                                                                                                                                               |
| 26          | CD                               | Carrier Detect. PECL Input: This input controls the recovery function of the Receive PLL<br>and can be driven by the carrier detect output of optical modules or from external<br>transition detection circuitry. When this input is HIGH the input data stream (RDIN) is<br>recovered normally by the Receive PLL. When this input is LOW the data on the inputs<br>RDIN will be internally forced to a constant LOW, the data outputs RDOUT will remain<br>LOW, the Link Fault Indicator output LFIN forced LOW and the clock recovery PLL forced<br>to lock onto the clock frequency generated from REFCLK. |
| 4<br>6<br>7 | FREQSEL1<br>FREQSEL2<br>FREQSEL3 | Frequency Select. TTL Inputs: These inputs select the output clock frequency range as shown in the "Frequency Selection" Table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 32<br>25    | DIVSEL1<br>DIVSEL2               | Divider Select. TTL Inputs: These inputs select the ratio between the output clock frequency (RCLK/TCLK) and the REFCLK input frequency as shown in the "Reference Frequency Selection" Table.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 16          | CLKSEL                           | Clock Select. TTL Input: This input is used to select either the recovered clock of the receiver PLL (CLKSEL = HIGH) or the clock of the frequency synthesizer (CLKSEL = LOW) to the TCLK outputs.                                                                                                                                                                                                                                                                                                                                                                                                             |

#### TABLE 2-1:PIN FUNCTION TABLE

| Pin Number  | Pin Name         | Description                                                                                                                                                                                                                                                                                                                                             |
|-------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Outputs     |                  |                                                                                                                                                                                                                                                                                                                                                         |
| 31          | LFIN             | Link Fault Indicator. TTL Output: This output indicates the status of the input data stream RDIN. Active HIGH signal is indicating when the internal clock recovery PLL has locked onto the incoming data stream. LFIN will go HIGH if CD is HIGH and RDIN is within the frequency range of the Receive PLL (1000 ppm). LFIN is an asynchronous output. |
| 24<br>23    | RDOUTP<br>RDOUTN | Receive Data Output. Differential PECL: These ECL 100k outputs represent the recovered data from the input data stream (RDIN). This recovered data is specified against the rising edge of RCLK.                                                                                                                                                        |
| 21<br>20    | RCLKP<br>RCLKN   | Clock Output. Differential PECL: These ECL 100k outputs represent the recovered clock used to sample the recovered data (RDOUT).                                                                                                                                                                                                                        |
| 18<br>17    | TCLKP<br>TCLKN   | Clock Output. Differential PECL: These ECL 100k outputs represent either the recovered clock (CLKSEL = HIGH) used to sample the recovered data (RDOUT) or the transmit clock of the frequency synthesizer (CLKSEL = LOW).                                                                                                                               |
| 9<br>10     | PLLSP<br>PLLSN   | Clock Synthesis PLL Loop Filter: External loop filter pins for the clock synthesis PLL.                                                                                                                                                                                                                                                                 |
| 15<br>14    | PLLRP<br>PLLRN   | Clock Recovery PLL Loop Filter: External loop filter pins for the receiver PLL.                                                                                                                                                                                                                                                                         |
| Power and G | iround           |                                                                                                                                                                                                                                                                                                                                                         |
| 27, 28      | VCC              | Supply Voltage(Note 1)                                                                                                                                                                                                                                                                                                                                  |
| 29, 30      | VCCA             | Analog Supply Voltage(Note 1)                                                                                                                                                                                                                                                                                                                           |
| 19, 22      | VCCO             | Output Supply Voltage(Note 1)                                                                                                                                                                                                                                                                                                                           |
| 12, 13      | GND              | Ground.                                                                                                                                                                                                                                                                                                                                                 |
| 1, 8        | NC               | No connect.                                                                                                                                                                                                                                                                                                                                             |
| 11          | GNDA             | Analog Ground.                                                                                                                                                                                                                                                                                                                                          |

Note 1: VCC, VCCA, VCCO must be the same value.

### 3.0 FUNCTIONAL DESCRIPTION

#### Functional Block Diagram



#### 3.1 Clock Recovery

Clock recovery, as shown in the block diagram, generates a clock that is at the same frequency as the incoming data bit rate at the serial data input. The clock is phase aligned by a PLL so that it samples the data in the center of the data eye pattern.

The phase relationship between the edge transitions of the data and those of the generated clock are compared by a phase/frequency detector. Output pulses from the detector indicate the required direction of phase correction. These pulses are smoothed by an integral loop filter. The output of the loop filter controls the frequency of the Voltage Controlled Oscillator (VCO), which generates the recovered clock.

Frequency stability, without incoming data, is guaranteed by an alternate reference input (REFCLK) that the PLL locks onto when data is lost. If the frequency of the incoming signal varies by greater than approximately 1000 ppm with respect to the synthesizer frequency, the PLL will be declared out of lock, and the PLL will lock to the reference clock. The loop filter transfer function is optimized to enable the PLL to track the jitter, yet tolerate the minimum transition density expected in a received SONET data signal. This transfer function yields a 30  $\mu$ s data stream of continuous 1's or 0's for random incoming NRZ data.

#### 3.2 Lock Detect

The SY87700AL contains a link fault indication circuit, which monitors the integrity of the serial data inputs. If the received serial data fails the frequency test, then the PLL will be forced to lock to the local reference clock. This will maintain the correct frequency of the recovered clock output under loss of signal or loss of lock conditions. If the recovered clock frequency deviates from the local reference clock frequency by more than approximately 1000 ppm, the PLL will be declared out of lock. The lock detect circuit will poll the input data stream in an attempt to reacquire lock to data. If the recovered clock frequency is determined to be within approximately 1000 ppm, the PLL will be declared in lock and the lock detect output will go active.

During the interval when the CDR is not locked onto the RDIN input, the LFIN output will not be a static LOW, but will be changing.

| FREQSEL1 | FREQSEL2 | FREQSEL3   | fvco∕f <sub>RCLK</sub> | f <sub>RCLK</sub> Data Rates |
|----------|----------|------------|------------------------|------------------------------|
| 0        | 1        | 1          | 6                      | 125 Mbps to 208 Mbps         |
| 1        | 0        | 0          | 8                      | 94 Mbps to 156 Mbps          |
| 1        | 0        | 1          | 12                     | 63 Mbps to 104 Mbps          |
| 1        | 1        | 0          | 16                     | 47 Mbps to 78 Mbps           |
| 1        | 1        | 1          | 24                     | 32 Mbps to 52 Mbps           |
| 0        | 1        | 0          | —                      | Undefined                    |
| 0        | 0        | X (Note 2) | —                      | Undefined                    |

#### TABLE 3-1:FREQUENCY SELECTION TABLE

Note 1: SY87700AL operates from 32 MHz to 208 MHz. For higher speed applications, the SY87701AL operates from 28 MHz to 1300 MHz.

2: X is a Don't Care.

#### TABLE 3-2: REFERENCE FREQUENCY SELECTION

| DIVSEL1 | DIVSEL2 | f <sub>RCLK</sub> /f <sub>REFCLK</sub> |
|---------|---------|----------------------------------------|
| 0       | 0       | 8                                      |
| 0       | 1       | 10                                     |
| 1       | 0       | 16                                     |
| 1       | 1       | 20                                     |





FIGURE 3-2: Application Example: AC-Coupled I/O.

| Item                                | Part Number     | Manufacturer          | Description                                                                        | Qty. |
|-------------------------------------|-----------------|-----------------------|------------------------------------------------------------------------------------|------|
| C6                                  | 293D685X0025B2T | Vishay                | 6.8 μF, 25V, Tantalum Capacitor, Size B                                            | 1    |
| C7                                  | VJ206Y103JXJAT  | Vishay                | 0.01 µF Ceramic Capacitor, Size 1206, X7R<br>Dielectric                            | 1    |
| C10, C11                            | VJ0603Y105JXJAT | Vishay                | 1.0 μF Ceramic Capacitor, Size 0603, X7R<br>Dielectric                             | 2    |
| C12 - C15,<br>C18, C19,<br>C27, C28 | VJ0402Y104JXJAT | Vishay                | 0.1 μF Ceramic Capacitor, Size 0402, X7R<br>Dielectric                             | 8    |
| C20 - C26                           | VJ0402Y104JXJAT | Vishay                | 0.01 µF Ceramic Capacitor, Size 1206, X7R<br>Dielectric                            | 7    |
| D1                                  | P301-ND         | Panasonic             | LED Diode, T-1 3/4, Red Clear                                                      | 1    |
| D2                                  | P300-ND/P301-ND | Vishay                | T-1 3/4, Red LED                                                                   | 1    |
| J2, J3,<br>J4, J6                   | 111-0702-001    | Johnson<br>Components | Red, Insulated Thumb Nut Binding Post<br>(Jumped Together)                         | 4    |
| J5                                  | BLM21A102F      | Murata                | Black, Insulated Thumb Nut Binding Post, GND (Jumped to V <sub>EE</sub> )          | 1    |
| Q1                                  | 459-2598-5-ND   | NTE                   | 2N2222A Buffer/Driver Transistor, NPN                                              | 1    |
| R1                                  | CRCW04023500F   | Vishay                | 350Ω Resistor, 2%, Size 0402                                                       | 1    |
| R2                                  | CRCW04026800F   | Vishay                | 680Ω Resistor, 2%, Size 0402                                                       | 1    |
| R3 - R10                            | CRCW04021001F   | Vishay                | 1 kΩ Pull-up Resistor, 2%, Size 1206                                               | 8    |
| R11 - R16,<br>R28 - R30,<br>R32     | CRCW04021820F   | Vishay                | 182Ω Resistor, 2%, Size 0402                                                       | 10   |
| R21                                 | CRCW06031300F   | Vishay                | 130Ω Resistor, 2%, Size 0603                                                       | 1    |
| R22                                 | CRCW04021820F   | Vishay                | 12.1 kΩ Resistor, 2%, Size 1206                                                    | 1    |
| R23, R24                            | CRCW04022825F   | Vishay                | 82Ω Resistor, 2%, Size 0402                                                        | 2    |
| R25, R26                            | CRCW04021300F   | Vishay                | 130Ω Resistor, 2%, Size 0402                                                       | 2    |
| R27                                 | CRCW0402OOR0F   | Vishay                | 0Ω Resistor, 2%, Size 0402                                                         | 1    |
| R31                                 | CRCW04025000F   | Vishay                | 50Ω Resistor, 2%, Size 0402                                                        | 1    |
| SMA1 -<br>SMA10                     | 142-0701-851    | Johnson<br>Components | End Launch SMA Jack                                                                | 10   |
| SP1 - SP6                           | —               | _                     | Solder Jump Option                                                                 | 6    |
| SW1                                 | CT2068-ND       | CTS                   | 8-Position, Top Actuated Slide Dip Switch                                          | 1    |
| U1                                  | SY87700AL       | Microchip             | Low-Power 3.3V 28 Mbps to 216 Mbps<br>AnyRate <sup>®</sup> Clock and Data Recovery | 1    |
| U2                                  | SY89322V        | Microchip             | 3.3/5V Dual LVTTL/LVCMOS-to-Differential<br>LVPECL Translator                      | 1    |

| TABLE 3-3: | BILL OF MATERIALS (AC-COUPLED) |
|------------|--------------------------------|
|            |                                |



FIGURE 3-3: Application Example: DC-Coupled I/O.

| ltem                                | Part Number     | Manufacturer          | Description                                                                        |   |  |
|-------------------------------------|-----------------|-----------------------|------------------------------------------------------------------------------------|---|--|
| C6                                  | 293D685X0025B2T | Vishay                | 6.8 μF, 25V, Tantalum Capacitor, Size B                                            |   |  |
| C7                                  | VJ206Y103JXJAT  | Vishay                | 0.01 µF Ceramic Capacitor, Size 1206, X7R<br>Dielectric                            |   |  |
| C10, C11                            | VJ0603Y105JXJAT | Vishay                | 1.0 μF Ceramic Capacitor, Size 0603, X7R<br>Dielectric                             |   |  |
| C12 - C15,<br>C18, C19,<br>C27, C28 | VJ0402Y104JXJAT | Vishay                | 0.1 μF Ceramic Capacitor, Size 0402, X7R<br>Dielectric                             |   |  |
| C20 - C26                           | VJ0402Y104JXJAT | Vishay                | 0.01 µF Ceramic Capacitor, Size 1206, X7R<br>Dielectric                            |   |  |
| D1                                  | P301-ND         | Panasonic             | LED Diode, T-1 3/4, Red Clear                                                      | 1 |  |
| D2                                  | P300-ND/P301-ND | Vishay                | T-1 3/4, Red LED                                                                   | 1 |  |
| J2, J3,<br>J4, J6                   | 111-0702-001    | Johnson<br>Components | Red, Insulated Thumb Nut Binding Post<br>(Jumped Together)                         |   |  |
| J5                                  | BLM21A102F      | Murata                | Black, Insulated Thumb Nut Binding Post, GND (Jumped to V <sub>EE</sub> )          |   |  |
| Q1                                  | 459-2598-5-ND   | NTE                   | 2N2222A Buffer/Driver Transistor, NPN                                              |   |  |
| R1                                  | CRCW04023500F   | Vishay                | 350Ω Resistor, 2%, Size 0402                                                       | 1 |  |
| R2                                  | CRCW04026800F   | Vishay                | 680Ω Resistor, 2%, Size 0402                                                       | 1 |  |
| R3 - R10                            | CRCW04021001F   | Vishay                | 1 kΩ Pull-up Resistor, 2%, Size 1206                                               | 8 |  |
| R15, R16,<br>R30, R32               | CRCW04021820F   | Vishay                | 182Ω Resistor, 2%, Size 0402                                                       | 4 |  |
| R21                                 | CRCW06031300F   | Vishay                | 130Ω Resistor, 2%, Size 0603                                                       |   |  |
| R22                                 | CRCW04021820F   | Vishay                | 12.1 kΩ Resistor, 2%, Size 1206                                                    |   |  |
| R23, R24                            | CRCW04022825F   | Vishay                | 82Ω Resistor, 2%, Size 0402                                                        |   |  |
| R27                                 | CRCW0402OOR0F   | Vishay                | 0Ω Resistor, 2%, Size 0402                                                         |   |  |
| R31                                 | CRCW04025000F   | Vishay                | 50Ω Resistor, 2%, Size 0402                                                        | 1 |  |
| SMA1 -<br>SMA10                     | 142-0701-851    | Johnson<br>Components | End Launch SMA Jack                                                                |   |  |
| SP1 - SP6                           | —               | —                     | Solder Jump Option                                                                 | 6 |  |
| SW1                                 | CT2068-ND       | CTS                   | 8-Position, Top Actuated Slide Dip Switch                                          | 1 |  |
| U1                                  | SY87700AL       | Microchip             | Low-Power 3.3V 28 Mbps to 216 Mbps<br>AnyRate <sup>®</sup> Clock and Data Recovery |   |  |
| U2                                  | SY89322V        | Microchip             | 3.3/5V Dual LVTTL/LVCMOS-to-Differential<br>LVPECL Translator                      |   |  |

TABLE 3-4: BILL OF MATERIALS (DC-COUPLED)

# 4.0 LAYOUT AND GENERAL SUGGESTIONS

- Establish controlled impedance stripline, microstrip, or coplanar construction techniques.
- Signal paths should have approximately the same width as the device pads.
- All differential paths are critical timing paths, where skew should be matched to within ±10 ps.
- Signal trace impedance should not vary more than ±5%. If in doubt, perform TDR analysis of all high-speed signal traces.
- Maintain compact filter networks as close to filter pins as possible. Provide ground plane relief under filter path to reduce stray capacitance. Be careful of crosstalk coupling into the filter network.
- Maintain low jitter on the REFCLK input. Isolate the XTAL oscillator from power supply noise by adequately decoupling. Keep XTAL oscillator close to device, and minimize capacitive coupling from adjacent signals.
- Higher speed operation may require use of fundamental-tone (third-overtone typically has more jitter) crystal-based oscillator for optimum performance. Evaluate and compare candidates by measuring TXCLK jitter.
- All unused outputs must be terminated. To conserve power, unused PECL outputs can be terminated with a 1 k $\Omega$  resistor to V<sub>EE</sub>.

# 5.0 PACKAGING INFORMATION

#### 5.1 Package Marking Information



| <ul> <li>XXX Product code or customer-specific information         Y Year code (last digit of calendar year)         YY Year code (last 2 digits of calendar year)         WW Week code (week of January 1 is week '01')         NNN Alphanumeric traceability code         (e3 Pb-free JEDEC<sup>®</sup> designator for Matte Tin (Sn)         * This package is Pb-free. The Pb-free JEDEC designator ((e3))         can be found on the outer packaging for this package.         •, ▲, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle         mark).</li> </ul> |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| In the event the full Microchip part number cannot be marked on one line, it will<br>be carried over to the next line, thus limiting the number of available<br>characters for customer-specific information. Package may or may not include<br>the corporate logo.<br>Underbar (_) and/or Overbar ( <sup>-</sup> ) symbol may not be to scale.                                                                                                                                                                                                                                                |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |

#### 32-Lead TQFP Package Outline and Recommended Land Pattern





NOTES:

## APPENDIX A: REVISION HISTORY

#### Revision A (November 2021)

- Converted Micrel document SY87700AL to Microchip data sheet DS20006628A.
- Removed all reference to the EOL'd 28-Lead SOIC package option.
- Minor text changes throughout.

NOTES:

# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART No.              | X                 | X                      | X                                                      | - <u>XX</u> | Example  | es:                               |                                                                                                                                                               |
|-----------------------|-------------------|------------------------|--------------------------------------------------------|-------------|----------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | Supply<br>Voltage | Package                | Temperature<br>Range                                   | Media Type  | a) SY873 | 700ALHG:                          | SY87700A, 3.3V Supply<br>Voltage, 32-Lead TQFP,<br>–40°C to +85°C Temp. Range,                                                                                |
| Device:               | SY87700A          |                        | er, 3.3V, 32 Mbps to<br><sup>9</sup> Clock and Data Re |             | b) SY87  | 700ALHG-TR:                       | 250/Tray                                                                                                                                                      |
| Supply Voltage:       | L =               | 3.3V                   |                                                        |             | 5) 6107  |                                   | Voltage, 32-Lead TQFP,<br>-40°C to +85°C Temp. Range,<br>1,000/Reel                                                                                           |
| Package:              | H =               | 32-Lead TQFP           |                                                        |             | Note 1:  |                                   | l identifier only appears in the                                                                                                                              |
| Temperature<br>Range: | G =               | –40°C to +85°C         | :                                                      |             |          | used for orderi<br>the device pac | Imber description. This identifier is<br>ing purposes and is not printed on<br>kage. Check with your Microchip<br>or package availability with the<br>option. |
| Media Type:           |                   | 250/Tray<br>1,000/Reel |                                                        |             |          |                                   |                                                                                                                                                               |

NOTES:

#### Note the following details of the code protection feature on Microchip products:

- · Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at https:// www.microchip.com/en-us/support/design-help/client-supportservices.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WAR-RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDI-RECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSE-QUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, NVM Express, NVMe, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, Symmcom, and Trusted Time are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2021, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-5224-9384-6

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# Worldwide Sales and Service

#### AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141 Japan - Osaka

Tel: 81-6-6152-7160 Japan - Tokyo

Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301 Korea - Seoul

Tel: 82-2-554-7200 Malaysia - Kuala Lumpur

Tel: 60-3-7651-7906 Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

Singapore Tel: 65-6334-8870

Taiwan - Hsin Chu

Taiwan - Kaohsiung

Taiwan - Taipei Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

Tel: 886-3-577-8366

Tel: 886-7-213-7830

Fax: 39-0331-466781

EUROPE

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4485-5910

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Garching

Tel: 49-2129-3766400

Germany - Heilbronn

Germany - Karlsruhe

Tel: 49-7131-72400

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Rosenheim

Tel: 49-8031-354-560

Tel: 972-9-744-7705

Tel: 39-0331-742611

Israel - Ra'anana

Italy - Milan

Tel: 49-8931-9700

Germany - Haan

Finland - Espoo

France - Paris

Fax: 43-7242-2244-393

**Denmark - Copenhagen** 

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820