

## Product Change Notification / SYST-06XMYM994

## **Date:**

07-Aug-2020

## **Product Category:**

Power Management - PMIC

## **PCN Type:**

Document Change

## **Notification Subject:**

Data Sheet - MCP16501 Low Cost PMIC for SAMA5DX/SAM9X6 MPUs

## **Affected CPNs:**

SYST-06XMYM994\_Affected\_CPN\_08072020.pdf SYST-06XMYM994\_Affected\_CPN\_08072020.csv

## **Notification Text:**

SYST-06XMYM994

Microchip has released a new Product Documents for the MCP16501 Low Cost PMIC for SAMA5DX/SAM9X6 MPUs of devices. If you are using one of these devices please read the document located at MCP16501 Low Cost PMIC for SAMA5DX/SAM9X6 MPUs.

**Notification Status:** Final

**Description of Change**: 1) Minor modifications to PIS section **Impacts to Data Sheet:** None **Reason for Change:** To Improve Manufacturability **Change Implementation Status:** Complete

**Date Document Changes Effective:** 07 August 2020 **NOTE:** Please be advised that this is a change to the document only the product has not been changed. **Markings to Distinguish Revised from Unrevised Devices:** N/A

## **Attachments:**

## MCP16501 Low Cost PMIC for SAMA5DX/SAM9X6 MPUs

Please contact your local Microchip sales office with questions or concerns regarding this notification.

## **Terms and Conditions:**

If you wish to receive Microchip PCNs via email please register for our PCN email service at our PCN home page select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the PCN FAQ section.

If you wish to change your PCN profile, including opt out, please go to the PCN home page select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections.



# **MCP16501**

## Cost and Size Optimized PMIC for SAMA5DX/SAM9X6/ **SAMA7G Series MPUs**

- Input Voltage: 2.7V to 5.5V
- Three 1A Output Current Buck Channels with 100% Maximum Duty Cycle Capability
- 2 MHz Buck Channels PWM Operation
- One Auxiliary 300 mA Low-Dropout Linear Regulator (LDO)
- ±1% Voltage Accuracy for DDR (Buck2 Output) and Core (Buck3 Output)
- Pin-Selectable Output Voltages for Buck2: 1.2V, 1.35V, 1.8V and for Buck3: 1.0V, 1.15V, 1.25V
- MPU-Specific Built-in Default Channel Sequencing and nRSTO Assertion Delay
- Support of MPU Hibernate, Low-Power Modes
- Low Noise, Forced PWM (FPWM) and Low I<sub>O</sub>, Light Load, High-Efficiency Mode Available
- Leakage-Free Interfacing to MPU in any Operating Condition through Optimized **ESD Protection**
- 250 µA Low-Power Mode Typical Quiescent Current Bucks and LDO On, No Load
- 6 µA Maximum Shutdown Current ( $V_{IN}$  = 4.5V,  $T_J = +105^{\circ}C$
- Separate LDO EN Input, Compatible to LV Logic
- Cost and Size-Optimized BOM
- Thermal Shutdown and Current Limit Protection
- 24-Pin 4 mm × 4 mm VQFN Package
- -40°C to +125°C Junction Temperature Range

### **Applications**

- High-Performance MPUs Power Supply Solutions
- µC/µP, FPGA and DSP Power

The MCP16501 is a cost and size optimized integrated PMIC, compatible with Microchip's EMPUs (Embedded Microprocessor Units) and associated DRAM Memories. It is compatible with SAMA5DX, SAM9X6 and SAMA7G MPUs, which are supported by dedicated device variants.

The MCP16501 integrates three DC-DC Buck regulators and one auxiliary LDO, and provides a comprehensive interface to the MPU.

All Buck channels can support loads up to 1A and are 100% duty cycle-capable.

The 300 mA LDO is provided such that sensitive analog loads can be supported.

The DDR memory voltage (Buck2 output) and MPU core voltage (Buck3 output) are selectable by means of two 3-state input pins. This method allows greater precision in the output voltage setting by eliminating inaccuracies due to external feedback resistors, while minimizing external component count. The voltage selection set allows easy migration across different generations of memory.

The default power channel sequencing is built-in according to the requirements of the MPU. A dedicated pin (LPM) facilitates the transition to Low-Power modes and the implementation of Backup mode with DDR in self-refresh (Hibernate mode).

The MCP16501 features a low no-load operational quiescent current and it draws less than 6  $\mu$ A (V<sub>IN</sub> = 4.5V,  $T_{\rm J}$  = +105°C) in full shutdown.

Active discharge resistors are provided on each output. All Buck channels support safe start-up into pre-biased outputs.

The MCP16501 is available in a 24-pin 4 mm x 4 mm VQFN package with an operating junction temperature range from -40°C to +125°C.

## **MCP16501**

## **Package Types**



## **Typical Application Circuit**



## **MCP16501**

## **Functional Block Diagram**



#### $1.0$ **ELECTRICAL CHARACTERISTICS**

## **Absolute Maximum Ratingst**



Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the  $\ddagger$ device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

## **AC/DC CHARACTERISTICS**

**Electrical Specifications:** Unless otherwise specified:  $T_A = T_J = +25^{\circ}$ C; V<sub>IN</sub> = VIN = PVINx = 5V; L1 = L2 = L3 = 2.2 µH;  $|C_{\text{OUT1}}|C_{\text{OUT2}}$ ,  $C_{\text{OUT3}}$ = 22 µF. **Boldface** type applies for junction temperatures T<sub>J</sub> of -40°C to +125°C.



**Note** 1: Maximum limit for  $T_J = -40^{\circ}C$  to +105°C based on characterization data.

2: Not production tested.

3: Typical value from bench characterization, maximum value production tested.

Electrical Specifications: Unless otherwise specified:  $T_A = T_I = +25^{\circ}C$ ;  $V_{IN} = VIN = PVINX = 5V$ ; L1 = L2 = L3 = 2.2 µH; C<sub>OUT1,</sub> C<sub>OUT2</sub>, C<sub>OUT3</sub>= 22 µF. **Boldface** type applies for junction temperatures T<sub>J</sub> of -40°C to +125°C. **Conditions Parameters Units** Sym. Min. Max. Typ.  $110$  $I<sub>OUT2</sub> = 0$  mA, Buck2 on Hibernate Mode μA **IQOP\_HIB1** Operational Quiescent Current  $(V_{\text{OUT2}} = 1.2V),$ all other channels off,  $LPM = 1$ , (Switching, One Buck Channel On) (Note 2)  $PWRHLD = 0$ Hibernate Mode 150 μA  $I_{\text{OUT2}} = I_{\text{LDO}} = 0 \text{ mA}$ , **I**QOP HIB2 Operational Quiescent Current Buck2 and LDO on (Switching, One Buck Channel  $(V_{\text{OUT2}} = 1.2V, V_{\text{LDO}} = 1.8V),$ all other channels off, LPM =  $1$ , On and the LDO Channel On)  $PWRHLD = 0$  $(Note 2)$ Low-Power Mode  $I_{\text{OUTx}}$  = 0 mA, all channels on **IOOP LPM** 205 μA excluding LDO, default settings, Operational Quiescent Current  $PWRHLD = LPM = 1$ (Switching) (Note 2)  $I_{\text{OUTX}}$  = 0 mA, all channels on Low-Power Mode 250 μA QOP LPM2 Operational Quiescent Current including LDO, default settings, (Switching) (Note 2)  $PWRHLD = LPM = 1$  $I_{\text{OUTX}}$  = 0 mA, all channels Active Mode  $14$ mA QOP\_ACT Operational Quiescent Current enabled including LDO, default (Switching) (Note 2) settings, PWRHLD =  $1, LPM = 0$ SELV2 = LOW, SELV3 = HIGH **Thermal Protection** °C Overtemperature Shutdown 160  $T<sub>TSD</sub>$ Threshold (Note 2) Overtemperature Shutdown 20 °C T<sub>TSD HYS</sub> Hysteresis (Note 2) Buck1 Input Operating Voltage Range  $2.7$  $5.5$  $\vee$ V<sub>PVIN1</sub>  $\overline{\mathbf{2}}$ PVIN1 Shutdown Current  $0.05$ μA **I**PVIN1\_SHDN Regulator disabled,  $V_{PVINI}$  = 5V Output Voltage Accuracy,  $\frac{0}{0}$  $I<sub>OUT1</sub> = 0 mA$ ACC\_OUT<sub>PWM1</sub>  $-2$  $+2$ FPWM Output Voltage Accuracy, ACC\_OUT<sub>PFM1</sub>  $-2$  $+2$  $\frac{0}{0}$  $I<sub>OUT1</sub> = 0$  mA, HCM off Auto-PFM  $\%$ Output Voltage Line Regulation LINE\_REG<sub>PWM1</sub>  $0.03$  $I<sub>OUT1</sub> = 0$  mA, FPWM,  $V_{IN}$  = PVIN1 = VIN = 3.6V to 5.5V  $(Note 2)$ LINE\_REG<sub>PFM1</sub> 0.07  $I_{\text{OUT1}}$  = 0 mA, Auto-PFM,  $\overline{\phantom{0}}$  $V_{IN}$  = PVIN1 = VIN = 3.6V to 5.5V LOAD\_REG<sub>PWM1</sub>  $%$  $I<sub>OUT1</sub>$  = 0A to 1A, FPWM Output Voltage Load  $0.3$ Regulation (Note 2) LOAD\_REG<sub>PFM1</sub>  $0.5$  $\%$  $I<sub>OUT1</sub> = 0A$  to 1A, Auto-PFM Hysteretic Control Mode Upper HCM TH  $1.7$ 2.9  $4.3$  $%$  $I_{\text{OUT1}} = 0 \text{ mA}$ Regulation Threshold.  $PWRHLD = LPM = 1$ , Auto-PFM (MCP16501E only)  $VIN = PVIN1 = 1.06 \times V<sub>OUT1 NOM</sub>$ OUT1 rising, % of  $V_{\text{OUT1 NOM}}$ **Hysteretic Control Mode** HCM\_DIS  $%$  $11.1$  $I_{\text{OUT1}} = 0 \text{ mA}$ Disable Threshold, PWRHLD = LPM =  $1$ , Auto-PFM (MCP16501E only) VIN = PVIN1 rising, % of  $V_{\bigcirc\cup\top1}$  nom

Note 1: Maximum limit for  $T_{\rm J}$  = -40°C to +105°C based on characterization data.

2: Not production tested.

 $3<sup>2</sup>$ Typical value from bench characterization, maximum value production tested.





**Note** 1: Maximum limit for  $T_J = -40^{\circ}C$  to +105°C based on characterization data.

2: Not production tested.

3: Typical value from bench characterization, maximum value production tested.

Electrical Specifications: Unless otherwise specified:  $T_A = T_J = +25^{\circ}$ C; V<sub>IN</sub> = VIN = PVINx = 5V; L1 = L2 = L3 = 2.2 µH;  $C_{\text{OUT1, }} C_{\text{OUT2,}} C_{\text{OUT3}} = 22 \text{ }\mu\text{F}$ . Boldface type applies for junction temperatures T<sub>J</sub> of -40°C to +125°C. **Parameters** Sym. **Units** Min. Max. **Conditions** Typ. 100  $\%$ Maximum Duty Cycle  $\qquad \qquad -$ Functionality test  $D_{MAX}$ **FPWM** Minimum On Time 35 T<sub>ON\_MINx</sub> ns High-Side Switch 140 160  $m\Omega$  $PVINx = VIN = 3.6V$  $R_{DSonPx}$ On-Resistance Low-Side Switch 120 140  $PVINx = VIN = 3.6V$  $R_{DSonNx}$  $m\Omega$ On-Resistance V/ms Soft Start Rate SSR 3.125 High-Side Peak Current Limit  $1.2$ 1.8  $2.4$ A  $I_{LIM_HSx}$ (Cycle-by-Cycle) **Current Limit Frequency** 500 mV  $V_{TH\_FFBx}$ Foldback  $\mathsf{V}_{\mathsf{OUTX}}$  Threshold **Hiccup Mode Short-Circuit** 3x Soft t<sub>HICCUP</sub> ÷ Protection Wait Time Start Time Low-Side Negative Peak **ILIM\_NEGX**  $-1.4$  $-1$  $-0.8$  $\overline{A}$ Current Limit (FPWM) Zero Current Detection  $\circ$ 33 110 mA **IzcDx** Threshold Active Discharge Resistance RDISCH\_OUTX 25 Ω DISCH enabled when regulator is disabled **LDO** Input Operating Voltage Range  $2.7$  $5.5$  $\vee$  $V_{LVIN}$  $\sim$  $\sqrt{2}$  $\sim$  $\sim$   $\overline{1}$  $\mathsf{I}$ 



**Note** 1: Maximum limit for  $T_J = -40^{\circ}$ C to +105°C based on characterization data.

2: Not production tested.

3: Typical value from bench characterization, maximum value production tested.



**Note 1:** Maximum limit for  $T_j = -40^{\circ}C$  to +105°C based on characterization data.

2: Not production tested.

3: Typical value from bench characterization, maximum value production tested.

## **TEMPERATURE SPECIFICATIONS(1)**



**Note 1:**  $T_A = +25^{\circ}$ C;  $V_{IN} = PVINX = 5V$ ; unless otherwise specified.<br>**Bold** values indicate -40°C  $\leq T_J \leq +125^{\circ}$ C.

@ 2020 Microchip Technology Inc.

#### $2.0$ **TYPICAL PERFORMANCE CURVES**

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

Note: Unless otherwise specified:  $V_{IN}$  = VIN= PVINx = 5V; L1 = L2 = L3 = 2.2 µH; C<sub>OUT1</sub> = C<sub>OUT2</sub> = C<sub>OUT3</sub>= 22 µF, T<sub>A</sub>  $= +25^{\circ}C$ 



FIGURE 2-1: V<sub>IN</sub> Operating Current vs. Input Voltage and Temperature - Hibernate Mode (LPM = High, PWRHLD = Low).



**FIGURE 2-2:** V<sub>IN</sub> Quiescent Current vs. Input Voltage and Temperature - Low-Power Mode (LPM =  $PWRHLD = High$ ).



**FIGURE 2-3:** V<sub>IN</sub> Quiescent Current vs. Input Voltage and Temperature - Active Mode  $(LPM = Low, PWRHLD = High)$ .



Buck1 Efficiency vs. Load **FIGURE 2-4:** Current Measured on PVIN1 ( $V_{OUT1}$  = 3.3V).



**FIGURE 2-5: Buck2 Efficiency vs. Load** Current Measured on PVIN2 ( $V_{OUT2}$  = 1.2V).





Note: Unless otherwise specified: V<sub>IN</sub> = VIN= PVINx = 5V; L1 = L2 = L3 = 2.2 µH; C<sub>OUT1</sub> = C<sub>OUT2</sub> = C<sub>OUT3</sub> = 22 µF, T<sub>A</sub>  $= +25^{\circ}C$ 



**FIGURE 2-7:** Switching Frequency vs. Temperature - Active Mode (LPM = Low,  $PWRHLD = High$ ).



FIGURE 2-8: **Buck3 Output Voltage vs.** Temperature –  $V_{OUT3}$  = 1.25V, Active Mode  $(LPM = Low, PWRHLD = High).$ 



Temperature.



**FIGURE 2-10:** LDO Output Voltage vs. Output Current and Temperature (Load Regulation -  $V_{LOUT}$  = 3.3V).



**FIGURE 2-11:** Load Current.





**FIGURE 2-12:** nSTRT Start-up Sequence.

## **MCP16501**

Note: Unless otherwise specified: V<sub>IN</sub> = VIN= PVINx = 5V; L1 = L2 = L3 = 2.2 µH; C<sub>OUT1</sub> = C<sub>OUT2</sub> = C<sub>OUT3</sub> = 22 µF, T<sub>A</sub>  $= +25^{\circ}C$ 







**FIGURE 2-14: PWRHLD Shutdown** Sequence.



**FIGURE 2-15:** 

Entering Hibernate Mode.



**Buck3 Transient FIGURE 2-16:** Response (Active Mode, V<sub>OUT3</sub> = 1.25V).







**FIGURE 2-18:** Response.

## **MCP16501**

Note: Unless otherwise specified: V<sub>IN</sub> = VIN= PVINx = 5V; L1 = L2 = L3 = 2.2 µH; C<sub>OUT1</sub> = C<sub>OUT2</sub> = C<sub>OUT3</sub> = 22 µF, T<sub>A</sub>  $= +25^{\circ}C$ 



**Buck Channels Output FIGURE 2-19:** Voltage Ripple, Active (FPWM) Mode.



**Buck Channels Output FIGURE 2-20:** Voltage Ripple, Low-Power (Auto-PFM) Mode.



**FIGURE 2-21:** MCP16501D Automatic Wake-up Pulse upon Fault on Active Channels, Hibernate Mode.

#### PIN DESCRIPTION  $3.0$

The descriptions of the pins are listed in Table 3-1.



#### **TABLE 3-1.** PIN FUNCTION TABLE

ı

#### **DEVICE OPTIONS** 4.0

The MCP16501 is offered in different options,<br>depending on the target I/O voltage needed external memory type and behavior in bypass situations. The options currently available, also shown in Table 4-1, are the following:



#### **TABLE 4-1: DEFAULT CONFIGURATIONS**



l,

#### $4.1$ **Buck Channels and Related External Components**

The MCP16501 Buck channels are based on Peak Current mode control architecture and have internal frequency compensation for the voltage regulation loop. The slope compensation is optimized for inductors in the 1.5 µH to 2.2 µH range. A minimum output capacitor of 22 µF is required for stability. Output capacitance can be increased if necessary; however, the maximum output capacitance value should be limited to avoid engaging the Hiccup mode overcurrent protection during the initial soft start ramp. Further details are given in Section 5.5 "Maximum Simultaneous Capacitive and DC Loading in Soft Start".

The recommended input decoupling capacitance on each Buck channel is 4.7 µF.

The Buck channels can operate in either Forced PWM mode (Continuous Inductor Current mode), where the inductor current is allowed to go negative, or in Automatic PFM mode, where the inductor current is prevented from going negative through Zero-Current Detection (ZCD) and diode emulation of the low-side MOSFET.

The switching frequency in Forced PWM Mode is nominally 2 MHz.

#### $4.2$ **LDO Channel and Related External Components**

The MCP16501 LDO is designed for operation with low-ESR ceramic output capacitors of 2.2 µF (minimum value) for loads up to 150 mA, and of 4.7 µF (minimum value) for loads up to 300 mA. The total output capacitance should not exceed 20 µF. Recommended capacitor part numbers are given in Section 5.1 "Recommended External Components"

#### 4.3 **Control Signals and Power States**

#### $4.3.1$ **INTERFACING SIGNALS**

The MCP16501 is interfaced to the host MPU by means of the following signals: nSTRTO (open-drain output), nRSTO (open-drain output), PWRHLD (input) and LPM (input). The ESD protection on each interfacing signal is purposely designed to prevent any leakage from the MPU I/Os, even in the case where the main input power is removed from the MCP16501.

#### nSTRT, nSTRTO, PWRHLD 4.3.2 **FUNCTIONALITY**

The nSTRT (push button input) serves as an external wake-up input to the PMIC+MPU system, nSTRT is internally pulled up to VIN and monitored. When the nSTRT is pulled/detected as low (e.g., by means of a push button or any other pull-down device) for longer than a minimum debouncing time, the MCP16501 initiates the turn-on sequence.

The nSTRTO signal is asserted low whenever the nSTRT is detected to be low; otherwise, it is High-Z (typically, nSTRTO has an external pull-up resistor). The only exception to this input (nSTRT)/output (nSTRTO) relationship is the so called Automatic Wake-up Pulse (AWKP) that is described in Section 4.4.6 "Restart Sequence After Fault and Automatic Wake-up Pulse (AWKP) Generation-MCP16501D only"(applicable to MCP16501D only).

After the start-up sequence has been initiated, the MCP16501 expects the assertion of the PWRHLD signal (Power-Hold) from the MPU to validate the start-up. PWRHLD could already be high in a typical application using a backup supply. If PWRHLD has not been asserted high by the MPU before the completion of the start-up sequence (i.e., when nRSTO is about to be asserted high), the MCP16501 will automatically initiate a turn-off sequence.

During run time (PWRHLD = high), the nSTRT (thus nSTRTO) can again be asserted low. No automatic action is taken by the MCP16501 in this case.

#### 4.3.3 **nSTRT/PWRHLD TYPICAL USE CASES**

Depending on the presence of a backup supply and the availability of an external wake-up signal connected at nSTRT ("Button"), four different scenarios can be defined for the turn-on of the MCP16501, as described in Figure 4-1.



#### PWRHLD, LPM, LEN AND POWER 4.3.4 **STATES DEFINITIONS**

PWRHLD and LPM define different power states which are illustrated in Table 4-2. These are default definitions for the MCP16501A. Other default definitions are possible for different or customized product variants.

The LDO operation is completely independent of the power states and is controlled by the LEN pin. The only exception to this is in the case of MCP16501D, used in LPDDR2 applications where the LDO is used to power the memory alongside Buck2. For more details on this see Section 5.3, LPDDR2 Support with Hibernate Mode-MCP16501D Only



#### **TABLE 4-2: DEFAULT POWER STATES DEFINITION (MCP16501A)**

Other logic combinations of PWRHLD and LPM are forbidden. The initial state is the OFF state (shutdown).

The process by which the MCP16501 abandons the OFF state and enters the other possible power states is defined as the power-up sequence, which is described in Section 4.4.1 "Typical Power-up Sequence and Timing" The following state diagram in Figure 4-2 illustrates the power states of MCP16501 and their typical and/or permissible dynamic transitions.



**FIGURE 4-2:** Finite State Machine (FSM) States Diagram for MCP16501.

#### 4.3.5 SELV2 AND SELV3 PINS

Pins SELV2 and SELV3 are meant to program the default settings of some rails that must be activated during the power-up sequence, but whose voltage values are application-dependent. These are Buck2 and Buck3, the first being dedicated to DDRx/LPDDRx power, while the latter being dedicated to core power.

The default values are selectable among three options, corresponding to three different states of the relevant pin: connected to ground (Low), connected to input supply (High) or left unconnected (High-Z).

The Buck2 default voltage can be selected by means of the SELV2 pin as follows:





The Buck3 default voltage can be selected by means of the SELV3 pin as follows:

#### TABLE 4-4: V<sub>OUT3</sub> DEFAULT VOLTAGE VS. SELV3 PIN



Note: SELV2 and SELV3 are always hardwired in the final application and they cannot be changed on-the-fly during operation.

The statuses of SELV2 and SELV3 are frozen in a snapshot as soon as the VIN voltage exceeds the turn-on Undervoltage Lockout Threshold (UVLO), as specified in the "Electrical Characteristics" table. Any changes of the SELV2 and SELV3 pins will have no effect after the snapshot, and VIN must fall under the turn-off (lower) UVLO threshold to unfreeze the snapshot.

Both pins are intended to be connected to GND (0V). to VIN or left floating in the application. When left floating, internal circuitry is initially activated to bias SELV2 and SELV3 at start-up for proper three-state (floating state) detection.

For "Electrical Characteristics" table specification purposes, the High State Threshold Voltage (V<sub>IHT</sub>) and Low State Threshold Voltage ( $V_{II}$ <sub>T</sub>) of pins SELV2 and SELV3 are given. They have both a minimum and a maximum value specification.

At the time the snapshot is taken, those Min. and Max. values should be used and interpreted as follows:

- If  $V_{IHT}(MAX) < V(SELVx) \le V(VIN) \rightarrow SELVx$  is considered HIGH
- If 0V ≤ V(SELVx) < V<sub>ILT</sub>(MIN)  $\rightarrow$  SELVx is considered LOW
- If  $V_{ILT}(MAX)$  < V(SELVx) < V<sub>IHT</sub>(MIN)  $\rightarrow$  SELVx is considered floating

If  $V_{IHT}(MIN) \le V(SELVx) \le V_{IHT}(MAX)$  or  $V_{ILT}(MIN) \le$  $V(SELVx) \le V_{ILT}(MAX)$ , then the logic status of SELVx may not be interpreted correctly. Therefore, if the end user chooses a connection different than the recommended connection to GND, VIN or no connection, then any usage of the SELVx pins within those boundaries should be avoided. This is also illustrated in Figure 4-3 shown below:



#### 4.3.6 nRSTO (RESET OUTPUT) PIN

Pin nRSTO is an active-low, open-drain output pin that keeps the MPU in a Reset state. The nRSTO pin is released (i.e., goes High-Z) with a 16ms delay upon successful completion of a start-up sequence. nRSTO is immediately asserted low when either the VIN voltage falls below the UVLO threshold, or a Fault condition is detected at system level (such as a Thermal Shutdown) or an overcurrent condition is detected on the Buck channels. Please see Section 5.4 "Protections" for more details on the Faults that would cause the nRSTO signal low assertion. nRSTO also goes low when the Hibernate mode is entered.

#### 4.4 Power-up/Power-Down/Hibernate **Sequences and Timings**

#### $4.4.1$ **TYPICAL POWER-UP SEQUENCE AND TIMING**

The typical scenario applies to MPU applications, where:

• I/O voltage (VDDIO) and, if applicable, auxiliary

LDO rail is started first (at time  $t_1$ ), by connecting LEN to the VDDIO output (MCP16501D only).

- DDR supply/DDRIO voltage (VDDIODDR) is started next after delay t<sub>2</sub>. From the MPU perspective, to is not mandatory, but it facilitates the use of an external 1.8V DC-DC or LDO for LPDDR2/3 (VDDIODDR being the 1.2V supply of the LPDDR2/3). This DC-DC can be initially sequenced to VDDIO at start-up and maintained on by VDDIODDR for Hibernate mode (backup self-refresh).
- VDDCORE (and VDDCPU for other MPUs) voltages are started last, after a delay of ta.
- Upon successful start-up of all the rails in the power-up sequence, after delay  $t_4$ , the Reset signal (nRSTO) is deasserted and software execution can start.

The start-up sequence can be initiated in two different ways, also depending on the presence of a back-up supply in the application:

- 1. nSTRT event (nSTRT pin pulled low), maintained by PWRHLD assertion. In applications with a backup battery, the PWRHLD signal is typically already high before the nSTRT event.
- 2. A low-to-high transition of the PWRHLD signal, regardless of the nSTRT event. This is only possible in applications with backup supply. This mode is typically originated by an external wake-up event asserted by a peripheral device to the MPU Shutdown and Wake-up Controller (SHDWC), which is still powered in Backup mode.
- Note: The nSTRT event needs the assertion of PWRHLD to have the power-up sequence completed successfully. If PWRHLD is not yet high at the time nRSTO is to be asserted, the MCP16501 automatically initiates a turn-off sequence without any positive glitches on nRSTO.

Delay  $t_1$  acts as a debouncing delay of the nSTRT event. Therefore, nSTRT must be detected as low continuously during  $t_1$  to validate the start-up event and initiate the first sequence step. After the first sequence step is started (at  $t_1$ ), nSTRT can be released to its high level at any time. Also, subsequent high-low-high toggling of nSTRT during the execution of the start-up sequence, while visible at the nSTRTO output, will be ignored by the sequencer and it will NOT reset the start-up sequence under execution.

The following timing diagram in Figure 4-4 shows the typical sequence for Case 1:



### Where:

- $t_1$  = Delay from nSTRT falling to first output V<sub>OUT1</sub> starting (default 0.5 ms + device wake-up time, about 100 µs)
- $t_2$  = Time from  $V_{\text{OUT1}}$  established to  $V_{\text{OUT2}}$ starting (default 8 ms)
- $t_3$  = Time from  $V_{\text{OUT2}}$  established to  $V_{\text{OUT3}}$ starting (default 4 ms)
- $t_4$  = Time from  $V_{\text{OUT3}}$  established to nRSTO deassertion (default 16 ms)
- $t_5$  = Setup/hold times, min. 0 us (internal filtering applies)

**FIGURE 4-4:** Diagram.

Start-Up from nSTRT Timing

For the different OTP options for the  $t_1$  to  $t_4$  timings see the respective values in "Configuration Options"

For power supplies starting at  $t_1$ , additional delay time interval is added to the device wake-up time.

The following timing diagram in Figure 4-5 shows the typical sequence for Case 2:



## Timing Diagram.

For all sequences described above, LPM can be assumed to be low. The MPU will assert LPM after some time, based on software decision, to enter the Low-Power mode.

#### POWER-UP SEQUENCE  $4.4.2$ **FLOWCHART**

The start-up sequence is divided into three steps and each Buck regulator is assigned to a specific sequence step:

- Step 1 (Buck1) regulator is started after a delay  $(t<sub>1</sub>)$  from the start-up event. If the start-up event is no longer valid as the instant  $t_1$  expires, the start-up sequence is aborted before the first regulator is started.
- Step 2 (Buck2) regulator is started after a delay  $(t<sub>2</sub>)$  since the completion of the sequence Step 1 (regulator enabled at Step 1 has been powered up correctly).
- Step 3 (Buck3) regulator is started after a delay  $(t<sub>3</sub>)$  from the completion of the sequence Step 2 (regulator enabled at Step 2 has been powered up correctly).

The subsequent assertion of nRSTO is determined by the status of all regulators that have been turned on during the power-up sequence Their status is checked before starting counter  $t_4$  and again checked at the expiration of ta to have nRSTO deasserted.

After the completion of the power-up sequence (i.e., at the time instant nRSTO is deasserted), the MCP16501 will enter the Power Modes state machine operation defined by the LPM and PWRHLD signals, and the corresponding device setting.

Some regulators which are supposed to turn on in the power-up sequence may fail to power up correctly.

In this case, the sequencing engine adds a 32 ms waiting time to allow the affected regulators to recover. After the expiration of the 32 ms period, if the affected regulators have still not recovered, the start-up sequence is aborted and the MCP16501 returns to its OFF state.

The start-up sequence flowchart is described in Figure 4-6 on the next page.





#### 4.4.3 **DROPOUT SAFE START-UP SEQUENCE FEATURE**

The start-up sequence management of MCP16501 ensures predictable timing between subsequent steps, even if some power channels may operate in dropout conditions with moderate loading.

This situation might occur for Buck1 because its output voltage range (up to 3.7V) is overlapping the input supply range (2.7V-5.5V).

This operating condition is frequently encountered in battery-powered applications. For example, some loads designed for a 3.3V nominal supply voltage may not be able to withstand the fully replenished battery voltage (around 4.2V), and therefore, they would require a front-end requlator. However, they could still operate when the battery voltage has decreased low enough to push their front-end regulator into dropout.

For example, if the battery voltage is around 3.1V and the Buck1 output voltage is also set to 3.3V, it is still desirable to start Buck1 and proceed throughout the start-up sequence, even if the POK (Power OK) threshold for Buck1 may not be reached, since Buck1 is still delivering a voltage within the I/O operating voltage range. This would allow a better exploitation of the battery because the cutoff voltage is no longer dictated by the onset of the dropout of the 3.3V regulator (Buck1) and by its POK threshold.

By means of a dedicated circuit that monitors the input-output differential during start-up of the potentially affected regulators, the MCP16501 can still ensure a proper start-up. The MPU can then detect the anomaly (e.g. by measuring the output of Buck1) and decide either to continue operation or to shut down the system.

The Start-up POK Bypass Threshold is the relevant "Electrical Characteristics" table parameter that defines the acceptable level of input-output differential, to continue through the start-up sequence, in lack of the normal POK.

#### $4.4.4$ **TYPICAL POWER-DOWN** SEQUENCE AND TIMING

The power-down (shutdown) sequence can be initiated by the MPU by deasserting PWRHLD (LPM being already low or deasserted simultaneously). This method assumes that the MCP16501 is in any operating state (i.e., is outside the start-up sequence).

After PWRHLD has been deasserted nRSTO will immediately be asserted low by the MCP16501. After that, all active channels will be turned off, with the exception of the LDO which is controlled by LEN. For the MCP16501D, the LDO will be turned off by virtue of the connection of LEN to VOUT1.

The turn-off of each channel also activates the active discharge (if enabled) on the same channel.

The timing diagram in Figure 4-7 shows the typical sequence for the power down



**FIGURE 4-7:** Power-Down (Shutdown) Sequence Timing Diagram.

#### $4.4.5$ **TYPICAL HIBERNATE SEQUENCES AND TIMING**

The Hibernate mode entering sequence is similar to the power-down, with the only difference is that LPM will be asserted high by the MPU before deassertion of PWRHLD, or at least at the same time PWRHLD is deasserted (due to internal filtering, the setup time to can be as low as 0 us). For example, taking the MCP16501A variant into consideration, the V<sub>OUT2</sub> rail (and/or other rails which are defined as ON in Hibernate mode by overwriting the default settings) will remain active, while  $V_{\text{OUT1}}$  and  $V_{\text{OUT3}}$ , will be immediately disabled. In Hibernate mode, the DDRx/LPDDRx will typically be in Backup Self-Refresh mode (BSR).

The following timing diagram in Figure 4-8 shows the typical Hibernate mode sequence for a device variant that keeps only V<sub>OUT2</sub> on in Hibernate mode (such as MCP16501A).

## **MCP16501**



## Timing Diagram.

From the Hibernate state, the system can:

- Move to OFF state (if LPM also goes low, the  $1$ VOUT2 can be immediately turned off); or
- 2. Initiate another start-up sequence (with the exception of Buck2 which is already active) by a low-to-high transition of PWRHLD.

The timing diagram of a start-up sequence from Hibernate mode is shown in Figure 4-9. After the assertion of PWRHLD, the MPU may deassert LPM at any time. Due to internal filtering, simultaneous transition of LPM and PWRHLD is allowed (hold time  $t<sub>5</sub>$  can be 0 µs).

Depending on the time at which LPM is deasserted, the MCP16501 may transition through the Low-Power state or not.



**FIGURE 4-9:** Hibernate Mode Timing Diagram.

Note: Upon exit of Hibernate mode, Buck2 is not part of the sequence because it is already on (being in Auto-PFM mode). However, also depending on the instant at which the MPU deasserts LPM, it can toggle to FPWM mode at the time nRSTO is deasserted.

#### 4.4.6 **RESTART SEQUENCE AFTER** FAULT AND AUTOMATIC WAKE-UP PULSE (AWKP) GENERATION-MCP16501D ONLY

Due to the support for LPDDRx, which require correct sequencing between the LPDDRx memory rails, the MCP16501D features a different fault management sequence. This consists in the turn-off of all channels followed by an automatically executed restart sequence, which ensures that the power rails will be restarted in the correct order.

Please see Section 5.4 "Protections" for information on which Faults may trigger a new restart sequence. In the default configuration of the MCP16501D as soon as a Fault is detected, the power delivery on all channels

## **MCP16501**

is terminated and the MCP16501D waits for 100 ms. After this wait time, a new start-up sequence is generated in the attempt to restart the system correctly.

A special feature is provided to enable system recovery if there is a restart sequence after a Fault occurs while in Hibernate mode. In Hibernate mode, the PWRHLD had been previously set to low by the MPU and the MPU expects a wake-up event in order to set PWRHLD to high again. This must be a hardware event, which is flagged to some I/O inside the MPU Shutdown and Wake-up Controller (SHDWC) block (e.g., a logic transition on a WKUPx or PIOBUx pin).

However, if a Fault causes a restart sequence while in Hibernate mode, the restart sequence is not successfully completed until a wake-up event is generated for the MPU SHDWC, because the PWRHLD remains low. It is necessary for the PWRHLD signal to be high just prior to the completion of the start-up sequence so that nRSTO can be deasserted.

This is solved by generating from the MCP16501 an Automatic Wake-up Pulse (AWKP) on the nSTRTO output if the Fault that generates a restart sequence has occurred while in Hibernate mode.

In the MCP16501D, the AWKP function is enabled by default.

The timing diagram of a restart sequence caused by a Fault while in Hibernate mode is shown in Figure 4-10.

Just before initiating the restart sequence, the MCP16501D generates a 25 ms (nominal duration) Automatic Wake-up Pulse on the nSTRTO output, even in lack of a low level on the nSTRT input. This is the only situation where the nSTRTO logic level does not reflect the nSTRT input status. The duration of the AWK Pulse erodes into the 100 ms waiting time that precedes the automatic restart sequence.

PWRHLD will typically return high as soon as the nSTRTO signal is detected to be low by the MPU SHDWC. If LPM stays high for any reason, the MCP16501D will go in Low-Power mode immediately after the automatic start-up sequence. This behavior is shown in Figure 2-21 in Section 2.0 "Typical Performance Curves".

If the restart sequence after a Fault is executed in any other operational state but Hibernate, PWRHLD will either be already high (in applications with backup power) or it would return high as soon as the VDDIO rail is started, thus making the generation of the Automatic Wake-up Pulse not necessary.





#### 4.5 **Configuration Options**

The device variants highlighted in **Section 4.0**<br>
"Device Options" are generated at the factory with<br>
One-Time-Programmable memory, which configures default settings at power-up.

To accommodate future possible MPUs or application architectures the following configurations can be taken into account to define other device options.

Note: Please contact your nearest Microchip Sales Office for further assistance on the development of customized device variants.

#### **TABLE 4-5: DEVICE CONFIGURATION**



Note 1: [1,2,3]-refers to each individual Buck channel setting

#### 4.6 **Device Variants Default Settings**

The summary of all currently available device variants with their default register settings is shown in Table 4-6 below:

| Setting        | Power<br><b>State</b> | <b>SELVx Status</b> | Default Settings of MCP16501 Variants |                 |                 |                    |                    |
|----------------|-----------------------|---------------------|---------------------------------------|-----------------|-----------------|--------------------|--------------------|
|                |                       |                     | A                                     | B               | C               | D                  | E                  |
| <b>RSTDLY</b>  | Irrelevant            | Irrelevant          | 16ms                                  | 16ms            | 16ms            | 16ms               | 16ms               |
| <b>AWKPDIS</b> | Irrelevant            | Irrelevant          | Enabled                               | Enabled         | Enabled         | Enabled            | Enabled            |
| VOUT[1]        | Irrelevant            | Irrelevant          | 3.3V                                  | 3V              | 2.8V            | 3.3V               | 3.3V               |
| VOUT[2]        | Irrelevant            | SELV2 = Low         | 1.2V                                  | 1.2V            | 1.2V            | 1.2V               | 1.2V               |
| VOUT[2]        | Irrelevant            | SELV2 = High-Z      | 1.35V                                 | 1.35V           | 1.35V           | 1.35V              | 1.35V              |
| VOUT[2]        | Irrelevant            | $SELV2 = High$      | 1.8V                                  | 1.8V            | 1.8V            | 1.8V               | 1.8V               |
| VOUT[3]        | Irrelevant            | $SELV3 = Low$       | 1V                                    | 1V              | 1V              | 1V                 | 1V                 |
| VOUT[3]        | Irrelevant            | $SELV3 = High-Z$    | 1.15V                                 | 1.15V           | 1.15V           | 1.15V              | 1.15V              |
| VOUT[3]        | Irrelevant            | $SELV3 = High$      | 1.25V                                 | 1.25V           | 1.25V           | 1.25V              | 1.25V              |
| EN[1,2,3]      | Active                | Irrelevant          | Enabled                               | Enabled         | Enabled         | Enabled            | Enabled            |
| EN[1,2,3]      | Low Power             | Irrelevant          | Enabled                               | Enabled         | Enabled         | Enabled            | Enabled            |
| EN[1,3]        | Hibernate             | Irrelevant          | Disabled                              | Disabled        | Disabled        | Disabled           | Disabled           |
| EN[2]          | Hibernate             | Irrelevant          | Enabled                               | Enabled         | Enabled         | Enabled            | Enabled            |
| MODE[1,2,3]    | Active                | Irrelevant          | <b>FPWM</b>                           | <b>FPWM</b>     | <b>FPWM</b>     | <b>FPWM</b>        | <b>FPWM</b>        |
| MODE[1,2,3]    | Low Power             | Irrelevant          | Auto-PFM                              | Auto-PFM        | Auto-PFM        | Auto-PFM           | Auto-PFM           |
| MODE[1,2,3]    | Hibernate             | Irrelevant          | Auto-PFM                              | Auto-PFM        | Auto-PFM        | Auto-PFM           | Auto-PFM           |
| SSR[1,2,3]     | Irrelevant            | Irrelevant          | 3.125V/ms                             | 3.125V/ms       | 3.125V/ms       | 3.125V/ms          | 3.125V/ms          |
| <b>SEQ[1]</b>  | Irrelevant            | Irrelevant          | 1st                                   | 1st             | 1st             | 1st                | 1st                |
| <b>SEQ[2]</b>  | Irrelevant            | Irrelevant          | 2nd                                   | 2nd             | 2nd             | 2nd                | 2nd                |
| SEQ[3]         | Irrelevant            | Irrelevant          | 3rd                                   | 3rd             | 3rd             | 3rd                | 3rd                |
| DELAY[1]       | Irrelevant            | Irrelevant          | 0.5 <sub>ms</sub>                     | 0.5ms           | 0.5ms           | 0.5ms              | 0.5ms              |
| DELAY[2]       | Irrelevant            | Irrelevant          | 8 <sub>ms</sub>                       | 8 <sub>ms</sub> | 8 <sub>ms</sub> | 8 <sub>ms</sub>    | 8 <sub>ms</sub>    |
| DELAY[3]       | Irrelevant            | Irrelevant          | 4 <sub>ms</sub>                       | 4 <sub>ms</sub> | 4 <sub>ms</sub> | 4 <sub>ms</sub>    | 4 <sub>ms</sub>    |
| <b>B1HCEN</b>  | Irrelevant            | Irrelevant          | Disabled                              | Disabled        | Disabled        | Disabled           | Enabled            |
| HCPEN[1,3]     | Irrelevant            | Irrelevant          | Enabled                               | Enabled         | Enabled         | Disabled           | Enabled            |
| HCPEN[2]       | Irrelevant            | Irrelevant          | Enabled                               | Enabled         | Enabled         | Disabled           | Enabled            |
| DISCH[1,2,3]   | Irrelevant            | Irrelevant          | Enabled                               | Enabled         | Enabled         | Enabled            | Enabled            |
| PHASE[1,3]     | Irrelevant            | Irrelevant          | $180^\circ$                           | $180^\circ$     | $180^\circ$     | $180^\circ$        | $180^\circ$        |
| PHASE[2]       | Irrelevant            | Irrelevant          | $0^{\circ}$                           | $0^{\circ}$     | $0^{\circ}$     | $\mathsf{O}^\circ$ | $\mathsf{O}^\circ$ |

**TABLE 4-6:** DEFAULT REGISTERS SETTINGS VS. MCP16501 DEVICE VARIANTS

Note 1: [1,2,3]-refers to each individual Buck channel setting

#### **APPLICATION INFORMATION**  $5.0$

#### $5.1$ **Recommended External Components**

Table 5-1 lists possible part numbers that can be used in the MCP16501 application. Please refer to the "Typical Application Circuit" section for component designators' reference.

**TABLE 5-1:** RECOMMENDED EXTERNAL COMPONENTS

| Item                          | Part Number                             | Manufacturer                               | Description                                                      |  |  |
|-------------------------------|-----------------------------------------|--------------------------------------------|------------------------------------------------------------------|--|--|
|                               | C1608X5R1A226M080AC                     | <b>TDK Corporation</b>                     |                                                                  |  |  |
|                               | GRM188R61A226ME15D                      | Murata Electronics®                        |                                                                  |  |  |
|                               | C1608X5R0J226M080AC                     | <b>TDK Corporation</b>                     |                                                                  |  |  |
| $C1-C3$                       | GRM188R60J226MEA0                       | Murata Electronics                         | Capacitor, 22 µF, 6.3V/10V, X5R, 20%, Size 0603                  |  |  |
|                               | JMK107BBJ226MA                          | Taiyo Yuden Co., Ltd.                      |                                                                  |  |  |
|                               | CL10A226MQ8NRNC                         | Samsung Electro-Mechanics<br>America, Inc. |                                                                  |  |  |
|                               | 06036D226MAT2A                          | <b>AVX Corporation</b>                     |                                                                  |  |  |
|                               | C1005X5R1A475M050BC                     | <b>TDK Corporation</b>                     |                                                                  |  |  |
|                               | Murata Electronics<br>GRM155R61A475MEAA |                                            |                                                                  |  |  |
| C4-C6,<br>C8 (for 300 mA max. | LMK105BBJ475MV                          | Taiyo Yuden Co., Ltd.                      | Capacitor, 4.7 µF, 10V, X5R, 10%/20%, Size 0402                  |  |  |
| LDO current),                 | CL05A475M(K)P5NRNC                      | Samsung Electro-Mechanics<br>America, Inc. |                                                                  |  |  |
|                               | 0402ZD475MAT2A                          | <b>AVX Corporation</b>                     |                                                                  |  |  |
|                               | C1005X5R1A225K050BC                     | <b>TDK Corporation</b>                     |                                                                  |  |  |
|                               | GRM155R61C225KE11                       | Murata Electronics                         |                                                                  |  |  |
| C7,<br>C8 (for 150 mA max.    | LMK105BJ225KV                           | Taiyo Yuden Co., Ltd.                      |                                                                  |  |  |
| LDO current)                  | CL05A225KP5NSNC                         | Samsung Electro-Mechanics<br>America, Inc. | Capacitor, 2.2 µF, 10V/16V, X5R, 10%, Size 0402                  |  |  |
|                               | 0402ZD225KAT2A                          | <b>AVX Corporation</b>                     |                                                                  |  |  |
| R1                            | RC0402KR-07100KL                        | Yageo Corporation                          | Resistor, 100 k $\Omega$ , 5%, Size 0402                         |  |  |
| R <sub>2</sub>                | RC0402KR-0710K0L                        | Yageo Corporation                          | Resistor, 10 k $\Omega$ , 5%, Size 0402                          |  |  |
| R <sub>3</sub>                | MCMR04X1823FTL                          | Multicomp Inc.                             | Resistor, 182 kΩ, 1%, Size 0402                                  |  |  |
| R4                            | MCMR04X1823FTL                          | Multicomp Inc.                             | Resistor, 182 kΩ, 1%, Size 0402                                  |  |  |
|                               | MLP2520W1R5MT0S1                        | <b>TDK Corporation</b>                     | 1.5 μH, 1.8A, 75 mΩ, Size 2520, Multilayer Ferrite               |  |  |
|                               | LQM2HPN1R5MGH                           | Murata Electronics                         | 1.5 µH, 1.6A, 65 m $\Omega$ , Size 2520, Multilayer Ferrite      |  |  |
|                               | VLS252012CX-1R5M                        | <b>TDK Corporation</b>                     | 1.5 μH, 2.3A, 62 mΩ, Size 2520,<br>Wirewound Ferrite             |  |  |
|                               | LQH2HPN1R5MGR                           | Murata Electronics                         | 1.5 µH, 1.85A, 87 m $\Omega$ , Size 2520,<br>Wirewound Ferrite   |  |  |
|                               | CDPH28D11FNP-1R5MC                      | Sumida Corporation                         | 1.5 μH, 1.74A, 69 mΩ, Size 3.0 mm x 3.2 mm,<br>Wirewound Ferrite |  |  |
|                               | DFE252012P-1R5M=P2                      | Murata Electronics                         | 1.5 $\mu$ H, 2.6A, 60 m $\Omega$ Max, Size 2520, Metal Alloy     |  |  |
| L1, L2, L3                    | DFE252012P-2R2M=P2                      | Murata Electronics                         | 2.2 μH, 2.2A, 84 mΩ Max, Size 2520, Metal Alloy                  |  |  |
|                               | VLS252012HBX-1R5M-1                     | <b>TDK Corporation</b>                     | 1.5 $\mu$ H, 2.5A, 68 m $\Omega$ , Size 2520, Metal Alloy        |  |  |
|                               | VLS252012HBX-2R2M-1                     | <b>TDK Corporation</b>                     | 2.2 μH, 2.04A, 85 mΩ, Size 2520, Metal Alloy                     |  |  |
|                               | 74438324015                             | Würth Elektronik                           | 1.5 $\mu$ H, 2.2A, 82 m $\Omega$ , Size 2520, Metal Alloy        |  |  |
|                               | 74438324022                             | Würth Elektronik                           | 2.2 μH, 1.6A, 123 mΩ, Size 2520, Metal Alloy                     |  |  |
|                               | 74404024015                             | Würth Elektronik                           | 1.5 μH, 1.9A, 65 mΩ, Size 2520,<br>Wirewound Ferrite             |  |  |
|                               | 74405024022                             | Würth Elektronik                           | 2.2 μH, 1.6A, 100 mΩ, Size 2520,<br>Wirewound Ferrite            |  |  |

#### $5.2$ **Buck1 Hysteretic Control Mode** (HCM)/B1HCEN-MCP16501E only

If Buck1 is set in Auto-PFM mode while the input voltage (e.g., a discharging battery) is decreasing and eventually pushing Buck1 to 100% duty cycle (Bypass mode), the operational no-load quiescent current shows some increase due to the augmented switching activity of Buck1.

This is intrinsic to the Auto-PFM architecture. The peaking in the quiescent current is in the 1 mA range, and it may or may not be detrimental to the overall system efficiency and/or battery life, depending mostly on the minimum loading of Buck1.

If the increase in quiescent current when approaching Bypass mode on Buck1 is an important factor for the application, the user can choose MCP16501E which features a different mode of light load, high-efficiency operation (called Hysteretic Control mode, HCM), where the output voltage is controlled in a hysteretic fashion between the nominal output voltage and 2.9% of it. This control method significantly reduces the average switching activity of Buck1, especially in the proximity of the bypass operation, at the expense of an increase of the output ripple amplitude.

The user should therefore carefully evaluate the need for Hysteretic Control Mode and balance the increase in output ripple against the real benefit achieved in prolonging battery life. If the minimum loading on Buck1 is always significantly higher than 1 mA, HCM is typically not needed.

The relevant EC Table parameter that defines the upper voltage regulation threshold (typically +2.9% of the nominal output voltage) is the Hysteretic Control Mode Upper Regulation Threshold.

HCM mode will only be activated when the input-to-output voltage differential decreases below a certain value. This is done to prevent fast inductor charging, which in turn may cause a poorer control of the effective upper regulation voltage.

The relevant "Electrical Characteristics" table parameter that defines the input voltage threshold (falling input voltage), below which HCM is enabled, is the Hysteretic Control Mode Enable Threshold and it is also expressed as a percentage of the nominal output voltage value (typically, +9%).

#### $5.3$ **LPDDR2 Support with Hibernate** Mode-MCP16501D Only

To support LPDDR2 applications, which require two power supplies, the LDO block is used for the generation of the 1.8V of LPDDR2.

In the case of the MCP16501D the LDO is partially included in the internal States machine such that the LDO stays on during Hibernate mode.

The LDO LEN pin must be connected to rail VOUT1 (VDDIO) such that the LDO (1.8V for LPDDR2) will immediately turn on after the VDDIO rail and before Buck2 (1.2V for LPDDR2), according to the LPDDR2 power-up specifications.

In this particular application the SELV2 will be connected to GND in order to have Voutz regulated to 1.2V for VDD2/VDDCA/VDDQ of LPDDR2, while the LDO feedback resistors (R3 and R4) will be selected to be equal, so that the LDO output is regulated to 1.8V for the LPDDR2 VDD1 rail.

The "Typical Application Circuit" section highlights this specific use case.

In the particular case of the MCP16501D, HCPEN is disabled, such that any short circuit event on one of the channels will trigger a turn off of all the channels and a startup procedure. This method ensures proper re-sequencing of the LPDDR2 supply rails, regardless of the particular channel being affected by short-circuit.

#### $5.4$ **Protections**

The MCP16501 offers the following:

- Thermal Shutdown
- Overcurrent Protection

Thermal Shutdown protection will immediately terminate power delivery on all channels when the die temperature exceeds the upper Thermal Shutdown threshold. At the same time, nRSTO will be asserted low.

After the die temperature has decreased below the lower Thermal Shutdown threshold (hysteresis = 20°C) and an additional 100 ms delay, the MCP16501 will automatically attempt a new start-up sequence without the need of an external Start condition (from nSTRT or PWRLHD).

#### $5.4.1$ OVERCURRENT PROTECTION (BUCK CHANNELS)

The overcurrent protection consists of a cycle-by-cycle, high-side current limit with digital filtering, followed by the Hiccup mode for protection against short-circuit conditions.

The cycle-by-cycle, high-side current limit includes frequency foldback. Because of Leading-Edge Blanking (LEB) in Peak Current mode control, frequency foldback (with a factor  $= 4$ ) is used to allow more time for inductor discharge and prevent current runaway in a deep overload condition.

Frequency foldback operation is entered when:

- A high-side current limit event has been  $1<sup>1</sup>$ detected; and
- $2.$ The feedback voltage is less than 500 mV (typical).

Cycle-by-cycle overcurrent protection with frequency foldback is always active and it is the first current limit protection mechanism.

The second current limit mechanism is Hiccup mode protection, which is also always enabled, including during the soft start ramp.

Since the Hiccup mode protection is also active during soft start, there will be a limitation on the maximum simultaneous DC and capacitive loading to ensure that the Hiccup mode protection will not be engaged during the soft start ramp. This is further explained in **Section 5.5 "Maximum Simultaneous Capacitive** and DC Loading in Soft Start".

Hiccup mode is invoked based on digital counting of High-Side Overcurrent (HS OC) events, regardless of the frequency at which they take place (full switching frequency or foldback switching frequency).

Each time the overcurrent protection detects a high-side current limit event, the current on-time is terminated and a HS OC event counter is incremented. The length of the counter is four bits.

If the counter reaches its End-of-Count (EOC) while the instantaneous value of the POK signal is still low, the Buck converter is turned off (both high-side and low-side transistors are turned off) and Hiccup mode protection is triggered.

The intervention of Hiccup mode on any of the Buck channels can have two different behaviors, depending on the HCPEN status of the channel affected by overcurrent conditions. By default all device options of the MCP16501 come with HCPEN enabled, with the exception of MCP16501D.

If HCPEN is disabled, the intervention of Hiccup mode will immediately terminate the power delivery on all channels, including LDO. At the same time, nRSTO will be asserted low.

After a 100 ms delay, the MCP16501D will automatically attempt a new start-up sequence without the need of an external Start condition (from nSTRT or PWRHLD).

If HCPEN is enabled, the intervention of Hiccup mode only affects the responsible Buck channel. All other channels will continue to operate normally. If the affected channel is part of the power-up sequence. nRSTO will be asserted low.

The affected channel will be kept off for a certain Hiccup time ( $t_{\text{HICCLIP}}$ ), which corresponds to 3x soft start time on that channel, and after the Hiccup time, a new soft start is attempted.

If the short-circuit condition is removed and the affected channel resumes normal operation, nRSTO will be asserted high after the Reset delay (t4).

The HS OC event counter is reset only after 15 consecutive HS turn-on pulses without any overcurrent event. This counting is done by the Reset counter.

Note that all counting is switching event-based, so it is not relevant if the switching takes place at f<sub>sw</sub> or at f<sub>sw</sub>/4 (i.e., in frequency foldback).

The Hiccup mode flowchart is detailed in Figure 5-1.



FIGURE 5-1: Hiccup Mode Protection Flowchart.

#### $5.4.2$ PWM MODE NEGATIVE CURRENT **LIMIT PROTECTION (BUCK) CHANNELS)**

The Buck channels of the MCP16501 also feature a negative inductor current limit protection when operating in Forced PWM mode. This prevents dangerous current levels in the power train. If the inductor current reaches the low-side Negative Peak Current Limit (ILIM NEGx) while the low-side MOSFET is conducting, the low-side MOSFET is turned off and the inductor current is pushed to the input voltage, either through the body diode of the high-side MOSFET (if off) or its channel (when turned on by the control loop). The intervention of this protection does not cause the assertion of the nRSTO (Reset) signal.

This protection should never be exercised continuously and/or without a large input bulk capacitor, because it may quickly destroy the device.

When this protection is engaged, energy is pumped back from the output into the input voltage. If the input supply has no sinking capability and/or the input bulk decoupling cap is not large enough, the input voltage will rise to the point where the device is permanently damaged.

#### $5.4.3$ LDO CURRENT LIMIT PROTECTION

The LDO is protected against short circuit by a linear constant-voltage/constant-current (i.e., brick wall) output characteristic. The output current under short-circuit conditions is not intermittent. Therefore, the internal power dissipation in the MCP16501 can reach high levels under LDO short-circuit conditions. The intervention of the LDO current limit protection by itself does not cause the assertion of the nRSTO (Reset) signal.

#### $5.5$ **Maximum Simultaneous Capacitive and DC Loading in Soft Start**

The Current-mode architecture of the Buck channels in the MCP16501 make them tolerant to additional capacitive loads from the stability point of view.

However, since the Hiccup mode overcurrent protection is also enabled during soft start, the user needs to be aware that additional load capacitance, distributed on the application board, may cause the intervention of the Hiccup mode protections under dynamic conditions (rising output voltage).

This is especially important for Buck1 since the I/O rail (typically 3.3V) can be used for a wide variety of loads and its total distributed capacitive load could significantly exceed the minimum recommended nominal capacitance value (i.e., 22 µF).

Using the symbols listed in the "AC/DC Characteristics" table, Equation 5-1 establishes the maximum allowable capacitive load, C<sub>add\_max</sub>, to prevent the cycle-by-cycle current limit from being engaged.

Complying with this condition will ensure that Hiccup mode overcurrent protection will not be activated during the soft start ramp.

Failing to comply with the condition formulated below does not necessarily mean that Hiccup mode protection will be engaged. The digital filtering provided in the Hiccup mode overcurrent algorithm, as described in Section 5.4.1 "Overcurrent Protection (Buck **Channels**)" provides immunity to single, and even multiple cycle-by-cycle current limit events and allows operation in proximity of the high-side current limit for a significant amount of time during the soft start.

## **EQUATION 5-1:**

$$
C_{add\_max} - (\frac{l_{LM\_HS}}{r} - l_{OUT}) \cdot \frac{1}{SSR} - C_{OUT}
$$

Where:

 $I_{LIMHS}$  = High-Side MOSFET Current Limit

 $r =$ Ratio of the peak inductor current, I<sub>Lpk</sub>, to average inductor current at the point where  $I_{Lpk} = I_{LIM HS}$ . For simplicity, assume  $r = 1$  since the peak-to-peak inductor current ripple will be small in comparison to the average inductor current value when the high-side current limit is engaged.

 $I_{OUT}$  = Output Current of the Buck Converter

 $SSR = Soft Start Rate$ 

 $C_{OUT}$  = Output capacitance already present on the Buck converter output (typically,  $C_{\text{OUT}}$  = 22 µF)

As a consequence, the maximum value of additional capacitance, C<sub>add max</sub>, that can be observed by experiments is significantly higher than the limit calculated with the aforementioned formula.

#### 5.6 **nSTRT Capacitor for Automatic** Turn-On on V<sub>IN</sub> Ramping

As shown in Figure 4-1, it is possible to configure the MCP16501 for automatic start-up upon input voltage  $(V_{\text{IN}})$  ramping/power cycling by connecting a capacitor on pin nSTRT. The purpose of the capacitor (C in Figure 4-1) is to delay the rise of the nSTRT pin when V<sub>IN</sub> ramps up, such that after the VIN pin voltage (connected to  $V_{IN}$ ) has stabilized, the logic level of the

## **EQUATION 5-2:**

nSTRT pin will still be low long enough to be interpreted as a valid start-up event (i.e., longer than  $t_1$ , see Section 4.4.1 "Typical Power-up Sequence and Timing").

Under the assumption that the  $V_{\text{IN}}$  ramping is much shorter than the rise time of the nSTRT pin voltage, the recommended amount of capacitance needed for generation of a valid start-up event is given by the formula in Equation 5-2

$$
C > \frac{t_1 + \Delta t}{R_{PU\_nSTRT} \cdot \log e\left(\frac{V_{IN}}{V_{IN} - V_{IL\_nSRT}}\right)} = \frac{t_1 + \Delta t}{R_{PU\_nSTRT} \cdot \log e\left(\frac{1}{1 - 0.36}\right)} = 2.24 \cdot \frac{t_1 + \Delta t}{R_{PU\_nSTRT}}
$$

Where:

 $R_{PU}$   $_{nSTRT}$  = nSTRT Pin Pull-up Resistance (40 kQ typical value)

 $V_{IL\ nSTRT}$  = nSTRT Logic Low Input Voltage (0.36 V<sub>IN</sub>, maximum value)

 $V_{IN}$  = Input Voltage (VIN pin is connected to the voltage V<sub>IN</sub>)

- $t_1$  = Delay from nSTRT Falling to First Output V<sub>OUT1</sub> Starting ( $\approx$  0.5 ms); see Section 4.4.1 "Typical Power-up Sequence and Timing'
- $\Delta t$  = Additional Delay from VIN Voltage established to the Detection of a Logic Low Level on nSTRT (due to internal logic wake-up time): ≈ 100 µs

After the selection of capacitor C, the resulting C R<sub>PU nSTRT</sub> time constant must be compared to the actual V<sub>IN</sub> ramping time to verify that indeed the nSTRT rise time is much slower.

The time constant C  $R_{PU}$  nstrates should be at least one order of magnitude larger than the slowest V<sub>IN</sub> ramping time expected in the application. If this is not true, the capacitor value C must be increased further. Using a 1 µF capacitor for C, the C R<sub>PU\_nSTRT</sub> time constant will be 40 ms, which is adequate for  $V_{\text{IN}}$  ramping times in the ms range.

#### $6.0$ PACKAGE MARKING INFORMATION





## 24-Lead Very Thin Plastic Quad Flat, No Lead Package (RMB) - 4x4 mm Body [VQFN] Atmel Legacy Global Package Code ZZP

For the most current package drawings, please see the Microchip Packaging Specification located at Note: http://www.microchip.com/packaging



Microchip Technology Drawing C04-21387 Rev A Sheet 1 of 2

## 24-Lead Very Thin Plastic Quad Flat, No Lead Package (RMB) - 4x4 mm Body [VQFN] Atmel Legacy Global Package Code ZZP

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-21387 Rev A Sheet 2 of 2

## 24-Lead Very Thin Plastic Quad Flat, No Lead Package (RMB) - 4x4 mm Body [VQFN] Atmel Legacy Global Package Code ZZP

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN



Notes:

- 1. Dimensioning and tolerancing per ASME Y14.5M
	- BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-23387 Rev A

## **APPENDIX A: REVISION HISTORY**

## Revision A (July 2020)

• Initial release of this document.

## **Revision B (August 2020)**

• Minor modifications to PIS section.

## **MCP16501**

NOTES:

**NOTES:** 

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.



### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec,<br>AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer,<br>Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer,<br>PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, Enterling S. Libero, motorBench, mTouch, Powermite 3, Precision<br>Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire,<br>SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub,<br>TimePictra, TimeProvider, Vite, WinPath, and Z

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any<br>Capacitor, Anyln, AnyOut, BlueSky, BodyCom, CodeGuard,<br>CryptoAuthentication, CryptoAutomotive, CryptoCompanion,<br>CryptoController, dsPICDEM, dsPICDEM.net, Dynam Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial<br>Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF,<br>MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage<br>Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries

All other trademarks mentioned herein are property of their respective companies.

© 2020, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-6525-6

For information regarding Microchip's Quality Management Systems. please visit www.microchip.com/quality



## **Worldwide Sales and Service**

### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

**Atlanta** Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Roston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

**Houston, TX** Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

**Los Angeles** Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

### **ASIA/PACIFIC**

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR<br>Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

## **ASIA/PACIFIC**

India - Bangalore Tel: 91-80-3090-4444 India - New Delhi

Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141 Japan - Osaka

Tel: 81-6-6152-7160 Japan - Tokyo

Tel: 81-3-6880-3770 Korea - Daegu

Tel: 82-53-744-4301 Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

**Philippines - Manila** Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

Taiwan - Hsin Chu Tel: 886-3-577-8366

Tel: 886-7-213-7830

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

Germany - Rosenheim Tel: 49-8031-354-560

**EUROPE** 

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4485-5910

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

**Germany - Garching** 

Tel: 49-2129-3766400

Germany - Heilbronn

**Germany - Karlsruhe** 

Tel: 49-7131-72400

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Tel: 49-8931-9700

Germany - Haan

**Finland - Espoo** 

**France - Paris** 

Fax: 43-7242-2244-393

Denmark - Copenhagen

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel. 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel. 46-8-5090-4654

**UK** - Wokingham Tel: 44-118-921-5800 Fax: 44-118-921-5820

Taiwan - Kaohsiung

Taiwan - Taipei

**Thailand - Bangkok** Tel: 66-2-694-1351

Tel: 886-2-2508-8600

SYST-06XMYM994 - Data Sheet - MCP16501 Low Cost PMIC for SAMA5DX/SAM9X6 MPUs

Affected Catalog Part Numbers(CPN)

MCP16501TA-E/RMB MCP16501TB-E/RMB MCP16501TC-E/RMB MCP16501TD-E/RMB MCP16501TE-E/RMB