

# Product Change Notification - SYST-14ISTP136

Date:

16 Apr 2020

**Product Category:** 

Driver / Interface ICs

Affected CPNs:



### **Notification subject:**

Data Sheet - HV7224 40-Channel Symmetric Row Driver Data Sheet Document Revision

### **Notification text:**

SYST-14ISTP136

Microchip has released a new Product Documents for the HV7224 40-Channel Symmetric Row Driver Data Sheet of devices. If you are using one of these devices please read the document located at HV7224 40-Channel Symmetric Row Driver Data Sheet.

**Notification Status:** Final

**Description of Change:** 1) Converted Supertex Doc # DSFP-HV7224 to Microchip DS20005895A 2) Removed HVCMOS® Technology in the Features section 3) Changed the package marking format 4) Made minor changes throughout the document

Reason for Change: To Improve Productivity

Change Implementation Status: Complete

**Date Document Changes Effective:** 16 April 2020

**NOTE:** Please be advised that this is a change to the document only the product has not been changed.

Markings to Distinguish Revised from Unrevised Devices: N/A

### Attachment(s):

HV7224 40-Channel Symmetric Row Driver Data Sheet

Please contact your local <u>Microchip sales office</u> with questions or concerns regarding this notification.

### **Terms and Conditions:**

If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our <u>PCN home page</u> select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the <u>PCN FAQ</u> section.

If you wish to <u>change your PCN profile</u>, <u>including opt out</u>, please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections.



# 40-Channel Symmetric Row Driver

### **Features**

- · Symmetric Row Drive
- · Reduces Latent Imaging in AC Thin Film Electroluminescent (ACTFEL) Displays
- Up to +240V Output Voltage
- · Low-Power Level Shifting
- 70 mA minimum Source and Sink Current
- · 3 MHz Shift Register Speed
- Pin-Programmable Shift Direction (DIR, SHIFT)

### **Applications**

· Display Driver

## **General Description**

The HV7224 is a low-voltage to high-voltage serial-to-parallel converter with push-pull outputs. It is especially suitable for use as a symmetric row driver in ACTFEL displays.

When the data reset pin (DR<sub>IO</sub>A/DR<sub>IO</sub>B) is at logic high, it will reset all the outputs of the internal Shift register to zero. At the same time, the output of the Shift register will start shifting a logic high from the Least Significant bit to the Most Significant bit. The DR<sub>IO</sub>A/DR<sub>IO</sub>B can be triggered at any time. The DIR and shift pins control the direction of data shift through the device. When DIR is at logic high, DR<sub>IO</sub>A is the input and DR<sub>IO</sub>B is the output. When DIR is grounded, DR<sub>IO</sub>B is the input and the  $DR_{IO}A$  is the output. (See Table 3-3 for output sequence.) The Polarity ( $\overline{POL}$ ) and Output Enable ( $\overline{OE}$ ) pins perform the polarity select and output enable function respectively. Data is loaded on the low-to-high transition of the clock. A logic high will cause the output to swing to V<sub>PP</sub> if <del>POL</del> is high, or to <u>GND</u> if <del>POL</del> is low. All outputs will be in High-Z state if OE is at logic high. Data output buffers are provided for cascading devices.

### Package Type



# **Functional Block Diagram**





### 1.0 ELECTRICAL CHARACTERISTICS

# **Absolute Maximum Ratings†**

| Supply Voltage, V <sub>DD</sub> –0.5V to +                | 7V  |
|-----------------------------------------------------------|-----|
| High-Voltage Supply Voltage, V <sub>PP</sub> –0.5V to +26 | VO  |
| Logic Input Levels ————————————————————————————————————   |     |
| Maximum Junction Temperature, T <sub>J(MAX)</sub> +125    |     |
| Storage Temperature, T <sub>S</sub> –65°C to +150         | )°C |
| Continuous Total Power Dissipation:                       |     |
| 64-lead PQFP (Note 1)                                     | nW  |

† Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

Note 1: For operations above 25°C ambient, derate linearly to maximum operating temperature at 20 mW/°C.

### RECOMMENDED OPERATING CONDITIONS

| Parameter                                             | Sym.             | Min.                | Тур. | Max.                | Unit | Conditions |
|-------------------------------------------------------|------------------|---------------------|------|---------------------|------|------------|
| Logic Supply Voltage                                  | $V_{DD}$         | 4.5                 | _    | 5.5                 | V    |            |
| High-Voltage Supply Voltage                           | $V_{PP}$         | 0                   | _    | 240                 | V    | Note 1     |
| High-Level Input Voltage                              | V <sub>IH</sub>  | 0.7 V <sub>DD</sub> | _    | V <sub>DD</sub>     | V    |            |
| Low-Level Input Voltage                               | V <sub>IL</sub>  | 0                   | _    | 0.2 V <sub>DD</sub> | V    |            |
| Clock Frequency                                       | f <sub>CLK</sub> | _                   | _    | 3                   | MHz  |            |
| Operating Ambient Temperature                         | T <sub>A</sub>   | -40                 | _    | +85                 | °C   |            |
| High-Voltage Output Current                           | Ю                | _                   | _    | ±70                 | mA   |            |
| Allowable Current through Output Diodes               | lo               | _                   | _    | ±300                | mA   |            |
| Note 1: Output will not switch at V <sub>PP</sub> = 0 | OV.              |                     |      | •                   |      |            |

# DC ELECTRICAL CHARACTERISTICS

**Electrical Specifications:** Over recommended operating conditions unless otherwise stated,  $V_{DD} = 5V$ ,  $V_{PP} = 240V$ ,  $T_A = 25$ °C.

| Parameter                                | Sym.              | Min.             | Тур.     | Max. | Unit | Conditions           |                                                  |
|------------------------------------------|-------------------|------------------|----------|------|------|----------------------|--------------------------------------------------|
| V <sub>DD</sub> Supply Current           |                   | I <sub>DD</sub>  | —        | _    | 10   | mA                   | f <sub>CLK</sub> = 3 MHz, V <sub>DD</sub> = 5.5V |
| V Supply Current                         |                   | ī                | _        | _    | 2    | mΑ                   | All outputs low or High-Z                        |
| V <sub>PP</sub> Supply Current           |                   | I <sub>PP</sub>  | _        | _    | 4    | mΑ                   | One output high (Note 1)                         |
| Quiescent V <sub>DD</sub> Supply Current |                   | I <sub>DDQ</sub> | _        | _    | 100  | μΑ                   | All V <sub>IN</sub> = GND or V <sub>DD</sub>     |
| High-Level Logic Input Current           | l <sub>IH</sub>   | _                | _        | 1    | μΑ   | $V_{IH} = V_{DD}$    |                                                  |
| Low-Level Logic Input Current            | ١ <sub>٢</sub>    | _                | _        | -1   | μΑ   | V <sub>IL</sub> = 0V |                                                  |
| High-Level Output Voltage                | HV <sub>OUT</sub> | V <sub>OH</sub>  | 190      | _    |      | ٧                    | $I_0 = -70 \text{ mA}$                           |
| High-Level Output Voltage                | Data Out          |                  | 4.5      | _    | _    | V                    | I <sub>O</sub> =-100 μA                          |
| Low Lovel Output Voltage                 | HV <sub>OUT</sub> | W                | _        | _    | 50   | ٧                    | I <sub>O</sub> = 70 mA                           |
| Low-Level Output Voltage Data Out        |                   | $V_{OL}$         | <u> </u> | _    | 0.5  | V                    | I <sub>O</sub> = 100 μA                          |
| LIV Seturation Current                   | P-channel         | 1                | -80      | _    | _    | mΑ                   |                                                  |
| HV <sub>OUT</sub> Saturation Current     | N-channel         | ISAT             | 75       |      | _    | mΑ                   |                                                  |

Note 1: Only one output can be turned on at a time.

# **AC ELECTRICAL CHARACTERISTICS**

| Electrical Specifications: V <sub>DD</sub> = 5V and T <sub>A</sub> = 25°C. |                                   |      |      |      |      |                                                     |  |
|----------------------------------------------------------------------------|-----------------------------------|------|------|------|------|-----------------------------------------------------|--|
| Parameter                                                                  | Sym.                              | Min. | Тур. | Max. | Unit | Conditions                                          |  |
| Clock Frequency                                                            | fclk                              | _    | _    | 3    | MHz  | Per register, C <sub>L</sub> = 15 pF                |  |
| Clock Width, High or Low                                                   | t <sub>WL</sub> , t <sub>WH</sub> | 150  |      | —    | ns   |                                                     |  |
| Data Setup Time before Clock Rises                                         | t <sub>SUD</sub>                  | 50   | —    | —    | ns   |                                                     |  |
| Data Hold Time after Clock Rises                                           | $t_{HD}$                          | 50   | _    | _    | ns   |                                                     |  |
| HV <sub>OUT</sub> Delay from Clock Rises (High-Z to H or L)                | t <sub>suc</sub>                  | _    | _    | 1    | μs   | $C_L = 330 \text{ pF } // R_L = 10 \text{ k}\Omega$ |  |
| HV <sub>OUT</sub> Delay from Output Enable OE Falls                        | t <sub>SUE</sub>                  | _    | _    | 600  | ns   | $C_L = 330 \text{ pF } // R_L = 10 \text{ k}\Omega$ |  |
| HV <sub>OUT</sub> Delay from Clock Rises<br>(H or L to High-Z)             | t <sub>HC</sub>                   | _    | _    | 2    | μs   | $C_L = 330 \text{ pF } // R_L = 10 \text{ k}\Omega$ |  |
| HV <sub>OUT</sub> Delay from Output Enable OE Falls                        | t <sub>HE</sub>                   | _    |      | 600  | ns   | $C_L = 330 \text{ pF } // R_L = 10 \text{ k}\Omega$ |  |
| Delay Time Clock to Data Output Falls                                      | t <sub>DHL</sub>                  |      | _    | 250  | ns   | C <sub>L</sub> = 15 pF ( <b>Note 1</b> )            |  |
| Delay Time Clock to Data Output Rises                                      | t <sub>DLH</sub>                  | _    | _    | 250  | ns   | C <sub>L</sub> = 15 pF ( <b>Note 1</b> )            |  |
| HV <sub>OUT</sub> Fall Time                                                | t <sub>ONF</sub>                  |      |      | 2    | μs   | $C_L = 330 \text{ pF} // R_L = 10 \text{ k}\Omega$  |  |
| HV <sub>OUT</sub> Rise Time                                                | tonr                              |      | _    | 2    | μs   | $C_L = 330 \text{ pF} // R_L = 10 \text{ k}\Omega$  |  |
| POL Pulse Width                                                            | t <sub>POW</sub>                  | 3    | _    |      | μs   |                                                     |  |
| Output Enable OE Pulse Width                                               | t <sub>OEW</sub>                  | 3    | _    | _    | μs   |                                                     |  |
| Slew Rate, V <sub>PP</sub>                                                 | SR                                |      | _    | 45   | V/µs | One active output driving 4.7 nF load               |  |

Note 1: The delay is measured from the trailing edge of the clock but the data is triggered by the rising edge of the clock. There is an internal delay for the data output which is equal to t<sub>WH</sub>.

# **TEMPERATURE SPECIFICATIONS**

| Parameter                     | Sym.              | Min.            | Тур. | Max. | Unit | Conditions |  |
|-------------------------------|-------------------|-----------------|------|------|------|------------|--|
| TEMPERATURE RANGE             |                   |                 |      |      |      |            |  |
| Operating Ambient Temperature | T <sub>A</sub>    | -40             | _    | +85  | °C   |            |  |
| Storage Temperature           | Ts                | <del>-</del> 65 | _    | +150 | ô    |            |  |
| Maximum Junction Temperature  | $T_{J(MAX)}$      | -65             | _    | +150 | °C   |            |  |
| PACKAGE THERMAL RESISTANCE    |                   |                 |      |      |      |            |  |
| 64-lead PQFP                  | $\theta_{\sf JA}$ | _               | 41   | _    | °C/W |            |  |

# **Timing Waveforms**



#### 2.0 PIN DESCRIPTION

The two pin function options for the HV7224 64-lead PQFP are specified in Table 2-1 and Table 2-2. Refer to Package Type for the location of pins.

**TABLE 2-1: OPTION A PIN FUNCTION TABLE** 

| Pin Number | Pin Name    | Description                |
|------------|-------------|----------------------------|
| 1          | HVOUT1/40   | High-voltage output        |
| 2          | HVOUT2/39   | High-voltage output        |
| 3          | HVOUT3/38   | High-voltage output        |
| 4          | HVOUT4/37   | High-voltage output        |
| 5          | HVOUT5/36   | High-voltage output        |
| 6          | HVOUT6/35   | High-voltage output        |
| 7          | HVOUT7/34   | High-voltage output        |
| 8          | HVOUT8/33   | High-voltage output        |
| 9          | HVOUT9/32   | High-voltage output        |
| 10         | HVOUT10/31  | High-voltage output        |
| 11         | HVOUT11/30  | High-voltage output        |
| 12         | HVOUT12/29  | High-voltage output        |
| 13         | HVOUT13/28  | High-voltage output        |
| 14         | HVOUT14/27  | High-voltage output        |
| 15         | HVOUT15/26  | High-voltage output        |
| 16         | HVOUT16/25  | High-voltage output        |
| 17         | HVOUT17/24  | High-voltage output        |
| 18         | HVOUT18/23  | High-voltage output        |
| 19         | HVOUT19/22  | High-voltage output        |
| 20         | HVOUT20/21  | High-voltage output        |
| 21         | VPP         | High-voltage power supply  |
| 22         | NC          | No connection              |
| 23         | GND (Power) | High-voltage supply ground |
| 24         | GND (Logic) | Logic supply ground        |
| 25         | DIR         | Direction pin              |
| 26         | VDD         | Logic supply voltage       |
| 27         | CLK         | Clock pin                  |
| 28         | NC          | No connection              |
| 29         | SHIFT       | Shift pin                  |
| 30         | NC          | No connection              |
| 31         | DRIOA       | Data reset pin A           |
| 32         | NC          | No connection              |
| 33         | NC          | No connection              |
| 34         | DRIOB       | Data reset pin B           |

Note: Pin designation for DIR H/L, Shift = L. Example: For DIR = H, Pin 1 is  $HV_{OUT}1$ For DIR = L, Pin 1 is  $HV_{OUT}40$ 

# HV7224

TABLE 2-1: OPTION A PIN FUNCTION TABLE (CONTINUED)

| Pin Number | Pin Name    | Description                |
|------------|-------------|----------------------------|
| 35         | ŌĒ          | Output Enable pin          |
| 36         | NC          | No connection              |
| 37         | POL         | Polarity pin               |
| 38         | NC          | No connection              |
| 39         | VDD         | Logic supply voltage       |
| 40         | NC          | No connection              |
| 41         | GND (Logic) | Logic supply ground        |
| 42         | GND (Power) | High-voltage supply ground |
| 43         | NC          | No connection              |
| 44         | VPP         | High-voltage power supply  |
| 45         | HVOUT21/20  | High-voltage output        |
| 46         | HVOUT22/19  | High-voltage output        |
| 47         | HVOUT23/18  | High-voltage output        |
| 48         | HVOUT24/17  | High-voltage output        |
| 49         | HVOUT25/16  | High-voltage output        |
| 50         | HVOUT26/15  | High-voltage output        |
| 51         | HVOUT27/14  | High-voltage output        |
| 52         | HVOUT28/13  | High-voltage output        |
| 53         | HVOUT29/12  | High-voltage output        |
| 54         | HVOUT30/11  | High-voltage output        |
| 55         | HVOUT31/10  | High-voltage output        |
| 56         | HVOUT32/9   | High-voltage output        |
| 57         | HVOUT33/8   | High-voltage output        |
| 58         | HVOUT34/7   | High-voltage output        |
| 59         | HVOUT35/6   | High-voltage output        |
| 60         | HVOUT36/5   | High-voltage output        |
| 61         | HVOUT37/4   | High-voltage output        |
| 62         | HVOUT38/3   | High-voltage output        |
| 63         | HVOUT39/2   | High-voltage output        |
| 64         | HVOUT40/1   | High-voltage output        |

**Note:** Pin designation for DIR H/L, Shift = L.

Example: For DIR = H, Pin 1 is  $HV_{OUT}1$ For DIR = L, Pin 1 is  $HV_{OUT}40$ 

**TABLE 2-2: OPTION B PIN FUNCTION TABLE** 

| Pin Number | Pin Name    | Description                |
|------------|-------------|----------------------------|
| 1          | HVOUT20/21  | High-voltage output        |
| 2          | HVOUT19/22  | High-voltage output        |
| 3          | HVOUT18/23  | High-voltage output        |
| 4          | HVOUT17/24  | High-voltage output        |
| 5          | HVOUT16/25  | High-voltage output        |
| 6          | HVOUT15/26  | High-voltage output        |
| 7          | HVOUT14/27  | High-voltage output        |
| 8          | HVOUT13/28  | High-voltage output        |
| 9          | HVOUT12/29  | High-voltage output        |
| 10         | HVOUT11/30  | High-voltage output        |
| 11         | HVOUT10/31  | High-voltage output        |
| 12         | HVOUT9/32   | High-voltage output        |
| 13         | HVOUT8/33   | High-voltage output        |
| 14         | HVOUT7/34   | High-voltage output        |
| 15         | HVOUT6/35   | High-voltage output        |
| 16         | HVOUT5/36   | High-voltage output        |
| 17         | HVOUT4/37   | High-voltage output        |
| 18         | HVOUT3/38   | High-voltage output        |
| 19         | HVOUT2/39   | High-voltage output        |
| 20         | HVOUT1/40   | High-voltage output        |
| 21         | VPP         | High-voltage power supply  |
| 22         | NC          | No connection              |
| 23         | GND (Power) | High-voltage supply ground |
| 24         | GND (Logic) | Logic supply ground        |
| 25         | DIR         | Direction pin              |
| 26         | VDD         | Logic supply voltage       |
| 27         | CLK         | Clock pin                  |
| 28         | NC          | No connection              |
| 29         | SHIFT       | Shift pin                  |
| 30         | NC          | No connection              |
| 31         | DRIOA       | Data reset pin A           |
| 32         | NC          | No connection              |
| 33         | NC          | No connection              |
| 34         | DRIOB       | Data reset pin B           |
| 35         | ŌĒ          | Output enable pin          |
| 36         | NC          | No connection              |
| 37         | POL         | Polarity pin               |
| 38         | NC          | No connection              |
| 39         | VDD         | Logic supply voltage       |

Note: Pin designation for DIR H/L, Shift = H.
Example: For DIR = H, Pin 1 is HVOUT20
For DIR = L, Pin 1 is HVOUT21

# HV7224

TABLE 2-2: OPTION B PIN FUNCTION TABLE (CONTINUED)

| Pin Number | Pin Name    | Description               |
|------------|-------------|---------------------------|
| 40         | NC          | No connection             |
| 41         | GND (Logic) | Logic supply ground       |
| 42         | GND (Power) | Ground power              |
| 43         | NC          | No connection             |
| 44         | VPP         | High-voltage power supply |
| 45         | HVOUT40/1   | High-voltage output       |
| 46         | HVOUT39/2   | High-voltage output       |
| 47         | HVOUT38/3   | High-voltage output       |
| 48         | HVOUT37/4   | High-voltage output       |
| 49         | HVOUT36/5   | High-voltage output       |
| 50         | HVOUT35/6   | High-voltage output       |
| 51         | HVOUT34/7   | High-voltage output       |
| 52         | HVOUT33/8   | High-voltage output       |
| 53         | HVOUT32/9   | High-voltage output       |
| 54         | HVOUT31/10  | High-voltage output       |
| 55         | HVOUT30/11  | High-voltage output       |
| 56         | HVOUT29/12  | High-voltage output       |
| 57         | HVOUT28/13  | High-voltage output       |
| 58         | HVOUT27/14  | High-voltage output       |
| 59         | HVOUT26/15  | High-voltage output       |
| 60         | HVOUT25/16  | High-voltage output       |
| 61         | HVOUT24/17  | High-voltage output       |
| 62         | HVOUT23/18  | High-voltage output       |
| 63         | HVOUT22/19  | High-voltage output       |
| 64         | HVOUT21/20  | High-voltage output       |

**Note:** Pin designation for DIR H/L, Shift = H.

Example: For DIR = H, Pin 1 is HVOUT20 For DIR = L, Pin 1 is HVOUT21

### 3.0 FUNCTIONAL DESCRIPTION

Follow the steps in Table 3-1 to power up and power down the HV7224.

TABLE 3-1: POWER-UP AND POWER-DOWN SEQUENCE

|      | Power-Up                                               | Power-Down |                                  |  |  |
|------|--------------------------------------------------------|------------|----------------------------------|--|--|
| Step | Description                                            | Step       | Description                      |  |  |
| 1    | Connect ground.                                        | 1          | Remove V <sub>PP.</sub> (Note 1) |  |  |
| 2    | Apply V <sub>DD</sub> .                                | 2          | Remove all inputs.               |  |  |
| 3    | Set all inputs (Data, CLK, EN, etc.) to a known state. | 3          | Remove V <sub>DD.</sub>          |  |  |
| 4    | Apply V <sub>PP.</sub> (Note 1)                        | 4          | Disconnect ground.               |  |  |

**Note 1:** The V<sub>PP</sub> should not drop below V<sub>DD</sub> during operation.

TABLE 3-2: TRUTH FUNCTION TABLE

|               |     |     | Inputs   |     |      |                      |
|---------------|-----|-----|----------|-----|------|----------------------|
| I/O Relations | CLK | DIR | S/R DATA | POL | OE . | High-voltage Outputs |
| O/P HIGH      | Х   | Х   | Н        | Н   | L    | Н                    |
| O/P OFF       | Χ   | Х   | L        | Х   | L    | High-Z               |
| O/P LOW       | Х   | Х   | Н        | L   | L    | L                    |
| O/P OFF       | Х   | Х   | Х        | Х   | Н    | All O/P High-Z       |

**Note:** H = High-logic level

L = Low-logic level

X = Irrelevant

Data input (DR<sub>IO</sub>) loaded on the low-to-high transition of the clock.

Only one active output can be set at a time.

TABLE 3-3: OUTPUT SEQUENCE OPERATION TABLE

| DIR | SHIFT | Data Reset In      | Data Reset Out              | HV <sub>OUT</sub> # Sequence                     | Direction (Note 1) |
|-----|-------|--------------------|-----------------------------|--------------------------------------------------|--------------------|
| L   | L     | DR <sub>IO</sub> B | DR <sub>IO</sub> A (Note 2) | 40 → 1                                           | €                  |
| Н   | L     | DR <sub>IO</sub> A | DR <sub>IO</sub> B (Note 3) | 1 → 40                                           | <u> </u>           |
| L   | Н     | DR <sub>IO</sub> B | DR <sub>IO</sub> A (Note 2) | $20 \rightarrow 1 \rightarrow 40 \rightarrow 21$ | $\overline{}$      |
| Н   | Н     | DR <sub>IO</sub> A | DR <sub>IO</sub> B (Note 3) | $21 \rightarrow 40 \rightarrow 1 \rightarrow 20$ | $\sim$             |

Note 1: Reference to package outline or chip layout drawing

2: DR<sub>IO</sub>A is DR<sub>IO</sub>B delayed by 40 clock pulses.

3: DR<sub>IO</sub>B is DR<sub>IO</sub>A delayed by 40 clock pulses.



FIGURE 3-1: Input and Output Equivalent Circuits.

### 4.0 PACKAGE MARKING INFORMATION

# 4.1 Packaging Information



Legend: XX...X Product Code or Customer-specific information
Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WWW Week code (week of January 1 is week '01')
NNN Alphanumeric traceability code

By-free JEDEC® designator for Matte Tin (Sn)
This package is Pb-free. The Pb-free JEDEC designator (a)
can be found on the outer packaging for this package.

Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for product code or customer-specific information. Package may or not include the corporate logo.

64-Lead PQFP (3-Sided) Package Outline (PG) 20.00x14.00mm body, 3.40mm height (max), 0.80mm pitch, 3.90mm footprint



Note: For the most current package drawings, see the Microchip Packaging Specification at www.microchip.com/packaging.

### Note:

- A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.
  The leads on this side are trimmed.

| Symbol       |     | Α    | A1   | A2   | b    | D     | D1    | Е     | E1    | е               | L    | L1                   | L2          | L3 | θ          | θ1  |
|--------------|-----|------|------|------|------|-------|-------|-------|-------|-----------------|------|----------------------|-------------|----|------------|-----|
| Dimen-       | MIN | 2.80 | 0.25 | 2.55 | 0.30 | 22.25 | 19.80 | 17.65 | 13.80 | 0.80<br>BSC 0.8 | 0.73 | 1.95 0.25<br>REF BSC |             |    | <b>0</b> o | 5°  |
| sion<br>(mm) | NOM | -    | -    | 2.80 | -    | 22.50 | 20.00 | 17.90 | 14.00 |                 | 0.88 |                      | 0.25<br>BSC |    | 3.5°       | -   |
|              | MAX | 3.40 | 0.50 | 3.05 | 0.45 | 22.75 | 20.20 | 18.15 | 14.20 |                 | 1.03 |                      | 500         |    | 7º         | 16° |

Drawings not to scale.



**NOTES:** 

# APPENDIX A: REVISION HISTORY

# Revision A (April 2020)

- Converted Supertex Doc # DSFP-HV7224 to Microchip DS20005895A
- Removed "HVCMOS® Technology" in the Features section
- Changed the package marking format
- Made minor changes throughout the document

# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| ХХ                 | -                                       | . х -                              |                                                                                           | ¥                                                                                                                  |                                                                                                                                                   | Example:                                                                                                                                          |                                                                                                                                                                   |
|--------------------|-----------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Package<br>Options |                                         | Environmental                      | Me                                                                                        | edia Type                                                                                                          |                                                                                                                                                   | a) HV7224PG-G:                                                                                                                                    | 40-Channel Symmetric Row Driver,<br>64-lead PQFP, 66/Tray                                                                                                         |
| HV7224             | =                                       | 40-Channel Symmet                  | tric Ro                                                                                   | ow Driver                                                                                                          |                                                                                                                                                   |                                                                                                                                                   |                                                                                                                                                                   |
| PG                 | =                                       | 64-lead PQFP                       |                                                                                           |                                                                                                                    |                                                                                                                                                   |                                                                                                                                                   |                                                                                                                                                                   |
| G                  | =                                       | Lead (Pb)-free/RoH\$               | S-con                                                                                     | npliant Package                                                                                                    | ,                                                                                                                                                 |                                                                                                                                                   |                                                                                                                                                                   |
| (blank)            | =                                       | 66/Tray for a PG Pa                | ckage                                                                                     | е                                                                                                                  |                                                                                                                                                   |                                                                                                                                                   |                                                                                                                                                                   |
|                    |                                         |                                    |                                                                                           |                                                                                                                    |                                                                                                                                                   |                                                                                                                                                   |                                                                                                                                                                   |
|                    |                                         |                                    |                                                                                           |                                                                                                                    |                                                                                                                                                   |                                                                                                                                                   |                                                                                                                                                                   |
|                    | Package<br>Options<br>HV7224<br>PG<br>G | Package Options  HV7224 = PG = G = | Package Options  HV7224 = 40-Channel Symmeter  PG = 64-lead PQFP  G = Lead (Pb)-free/RoHS | Package Options  Environmental M  HV7224 = 40-Channel Symmetric R  PG = 64-lead PQFP  G = Lead (Pb)-free/RoHS-core | Package Options  Environmental Media Type  HV7224 = 40-Channel Symmetric Row Driver  PG = 64-lead PQFP  G = Lead (Pb)-free/RoHS-compliant Package | Package Options  Environmental Media Type  HV7224 = 40-Channel Symmetric Row Driver  PG = 64-lead PQFP  G = Lead (Pb)-free/RoHS-compliant Package | Package Options  Environmental Media Type  a) HV7224PG-G:  HV7224 = 40-Channel Symmetric Row Driver  PG = 64-lead PQFP  G = Lead (Pb)-free/RoHS-compliant Package |

### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2020, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-5917-0

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# Worldwide Sales and Service

### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Tel: 317-536-2380 **Los Angeles** Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Tel: 951-273-7800 **Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA**Tel: 408-735-9110
Tel: 408-436-4270 **Canada - Toronto** 

Tel: 905-695-1980 Fax: 905-695-2078

### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460

**China - Qingdao** Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

**China - Suzhou** Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

**China - Xian** Tel: 86-29-8833-7252

**China - Xiamen** Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

**Korea - Daegu** Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

**Finland - Espoo** Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

**Germany - Heilbronn** Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

**Israel - Ra'anana** Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** 

Tel: 46-31-704-60-40 **Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820 SYST-14ISTP136 - Data Sheet - HV7224 40-Channel Symmetric Row Driver Data Sheet Document Revisic

Affected Catalog Part Numbers(CPN)

HV7224PG-G