### **Product Change Notification - SYST-30DEKB779** Date: 01 Oct 2019 **Product Category:** 32-bit Microcontrollers **Affected CPNs:** **Notification subject:** Data Sheet - PIC32MX1XX/2XX Family Data Sheet **Notification text:** SYST-30DEKB779 Microchip has released a new Product Documents for the PIC32MX1XX/2XX Family Data Sheet of devices. If you are using one of these devices please read the document located at <a href="PIC32MX1XX/2XX Family Data Sheet">PIC32MX1XX/2XX Family Data Sheet</a>. Notification Status: Final **Description of Change:** This revision includes the following major changes as described in Table A-10, as well as minor updates to text and formatting, which were incorporated throughout the document: - 1) 2.0 &Idquo; Guidelines for Getting Started with 32-bit MCUs: Added new section 2.11 &Idquo; EMI/EMC/EFT (IEC 61000-4-4 and IEC 61000-4-2) Suppression Considerations &Idquo;. - 2) 17.0 " Serial Peripheral Interface (SPI)": Updated information for the FRMPOL bit for Register 17-1: " SPIx CON: SPI Control Register". - 3) 20.0 "Parallel Master Port (PMP)": Updated Register 20-2: "PMMODE: Parallel Port Mode Register" with a new Note 3. Updated Register Register 20-5: "PMSTAT: Parallel Port Status Register (Slave modes only)" with a new Note 1 4) 22.0 "10-bit Analog-to-Digital Converter (ADC)": Updated Note 2 of FIGURE 22-1: "ADC1 Module Block Diagram". Updated Note 4 of Register 22-4: "AD1CHS: ADC Input Select Register" Impacts to Data Sheet: None Reason for Change: To Improve Manufacturability **Change Implementation Status:** Complete **Date Document Changes Effective:** 1 October 2019 **NOTE**: Please be advised that this is a change to the document only the product has not been changed. Markings to Distinguish Revised from Unrevised Devices: N/A Attachment(s): PIC32MX1XX/2XX Family Data Sheet Please contact your local <u>Microchip sales office</u> with questions or concerns regarding this notification. ### **Terms and Conditions:** If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our <u>PCN home page</u> select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the <u>PCN FAQ</u> section. If you wish to <u>change your PCN profile, including opt out,</u> please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections. #### Affected Catalog Part Numbers (CPN) PIC32MX110F016B-I/ML PIC32MX110F016B-I/SO PIC32MX110F016B-I/SP PIC32MX110F016B-I/SS PIC32MX110F016B-V/ML PIC32MX110F016B-V/SO PIC32MX110F016B-V/SP PIC32MX110F016B-V/SS PIC32MX110F016BT-I/ML PIC32MX110F016BT-I/SO PIC32MX110F016BT-I/SS PIC32MX110F016BT-V/ML PIC32MX110F016BT-V/SO PIC32MX110F016BT-V/SS PIC32MX110F016C-I/TL PIC32MX110F016C-V/TL PIC32MX110F016CT-I/TL PIC32MX110F016CT-V/TL PIC32MX110F016D-I/ML PIC32MX110F016D-I/PT PIC32MX110F016D-I/PTF21 PIC32MX110F016D-I/TL PIC32MX110F016D-V/ML PIC32MX110F016D-V/PT PIC32MX110F016D-V/TL PIC32MX110F016DT-I/ML PIC32MX110F016DT-I/PT PIC32MX110F016DT-I/PTF21 PIC32MX110F016DT-I/TL PIC32MX110F016DT-V/ML PIC32MX110F016DT-V/PT PIC32MX110F016DT-V/TL PIC32MX120F032B-50I/ML PIC32MX120F032B-50I/SO PIC32MX120F032B-50I/SP PIC32MX120F032B-50I/SS PIC32MX120F032B-I/ML \_\_\_\_\_ PIC32MX120F032B-I/S1F0X PIC32MX120F032B-I/SO PIC32MX120F032B-I/SP PIC32MX120F032B-I/SS PIC32MX120F032B-I/WMF0X PIC32MX120F032B-V/ML PIC32MX120F032B-V/SO PIC32MX120F032B-V/SP PIC32MX120F032B-V/SS PIC32MX120F032BT-50I/ML PIC32MX120F032BT-50I/SO PIC32MX120F032BT-50I/SS PIC32MX120F032BT-I/ML PIC32MX120F032BT-I/SO PIC32MX120F032BT-I/SS PIC32MX120F032BT-V/ML PIC32MX120F032BT-V/SO PIC32MX120F032BT-V/SS PIC32MX120F032C-50I/TL PIC32MX120F032C-I/TL PIC32MX120F032C-V/TL PIC32MX120F032CT-50I/TL PIC32MX120F032CT-I/TL PIC32MX120F032CT-V/TL PIC32MX120F032D-50I/ML PIC32MX120F032D-50I/PT PIC32MX120F032D-50I/TL PIC32MX120F032D-I/ML PIC32MX120F032D-I/PT PIC32MX120F032D-I/TL PIC32MX120F032D-V/ML PIC32MX120F032D-V/PT PIC32MX120F032D-V/TL PIC32MX120F032DT-50I/ML PIC32MX120F032DT-50I/PT PIC32MX120F032DT-50I/TL PIC32MX120F032DT-I/ML PIC32MX120F032DT-I/PT PIC32MX120F032DT-I/TL PIC32MX120F032DT-V/ML PIC32MX120F032DT-V/PT PIC32MX120F032DT-V/TL PIC32MX130F064B-I/ML PIC32MX130F064B-I/SO PIC32MX130F064B-I/SP PIC32MX130F064B-I/SS PIC32MX130F064B-V/ML FIC32MAT30F004D-V/ML PIC32MX130F064B-V/SO PIC32MX130F064B-V/SP PIC32MX130F064B-V/SS PIC32MX130F064BT-I/ML PIC32MX130F064BT-I/SO PIC32MX130F064BT-I/SS PIC32MX130F064BT-V/ML PIC32MX130F064BT-V/SO PIC32MX130F064BT-V/SS PIC32MX130F064C-I/TL PIC32MX130F064C-I/TL020 PIC32MX130F064C-I/TL021 PIC32MX130F064C-I/TLF21 PIC32MX130F064C-V/TL PIC32MX130F064C/WM021 PIC32MX130F064CT-I/TL PIC32MX130F064CT-I/TL020 PIC32MX130F064CT-I/TL021 PIC32MX130F064CT-I/TLF21 PIC32MX130F064CT-V/TL PIC32MX130F064D-50I/PT PIC32MX130F064D-I/ML PIC32MX130F064D-I/PT PIC32MX130F064D-I/PTF21 \_\_\_\_\_ PIC32MX130F064D-I/PTF22 PIC32MX130F064D-I/TL PIC32MX130F064D-V/ML PIC32MX130F064D-V/PT PIC32MX130F064D-V/TL PIC32MX130F064DT-50I/PT PIC32MX130F064DT-I/ML PIC32MX130F064DT-I/PT PIC32MX130F064DT-I/PTF22 PIC32MX130F064DT-I/TL PIC32MX130F064DT-V/ML PIC32MX130F064DT-V/PT PIC32MX130F064DT-V/TL PIC32MX130F256B-50I/ML PIC32MX130F256B-50I/SP PIC32MX130F256B-50I/SS PIC32MX130F256B-I/ML PIC32MX130F256B-I/SP PIC32MX130F256B-I/SS PIC32MX130F256B-V/ML PIC32MX130F256B-V/SP PIC32MX130F256B-V/SS PIC32MX130F256BT-50I/ML PIC32MX130F256BT-50I/SS PIC32MX130F256BT-I/ML PIC32MX130F256BT-I/SS PIC32MX130F256BT-V/ML PIC32MX130F256BT-V/SS PIC32MX130F256D-50I/ML PIC32MX130F256D-50I/PT PIC32MX130F256D-50I/TL PIC32MX130F256D-I/ML PIC32MX130F256D-I/PT PIC32MX130F256D-I/TL PIC32MX130F256D-V/ML PIC32MX130F256D-V/PT PIC32MX130F256D-V/TL PIC32MX130F256DT-50I/ML PIC32MX130F256DT-50I/PT PIC32MX130F256DT-50I/TL PIC32MX130F256DT-I/ML PIC32MX130F256DT-I/PT PIC32MX130F256DT-I/TL PIC32MX130F256DT-V/ML PIC32MX130F256DT-V/PT PIC32MX130F256DT-V/TL PIC32MX150F128B-50I/ML PIC32MX150F128B-50I/SO PIC32MX150F128B-50I/SP PIC32MX150F128B-50I/SS PIC32MX150F128B-I/ML PIC32MX150F128B-I/SO PIC32MX150F128B-I/SP PIC32MX150F128B-I/SS PIC32MX150F128B-I/SSF21 PIC32MX150F128B-V/ML PIC32MX150F128B-V/SO PIC32MX150F128B-V/SP PIC32MX150F128B-V/SS PIC32MX150F128BT-50I/ML PIC32MX150F128BT-50I/SO PIC32MX150F128BT-50I/SS PIC32MX150F128BT-I/ML PIC32MX150F128BT-I/SO PIC32MX150F128BT-I/SS PIC32MX150F128BT-V/ML PIC32MX150F128BT-V/SO PIC32MX150F128BT-V/SS PIC32MX150F128C-50I/TL PIC32MX150F128C-I/TL PIC32MX150F128C-V/TL PIC32MX150F128CT-50I/TL PIC32MX150F128CT-50I/TL020 PIC32MX150F128CT-I/TL PIC32MX150F128CT-V/TL PIC32MX150F128D-50I/ML PIC32MX150F128D-50I/PT PIC32MX150F128D-50I/TL PIC32MX150F128D-I/ML PIC32MX150F128D-I/PT PIC32MX150F128D-I/TL PIC32MX150F128D-V/ML PIC32MX150F128D-V/PT PIC32MX150F128D-V/TL PIC32MX150F128DT-50I/ML PIC32MX150F128DT-50I/PT PIC32MX150F128DT-50I/TL PIC32MX150F128DT-I/ML PIC32MX150F128DT-I/PT PIC32MX150F128DT-I/TL PIC32MX150F128DT-V/ML PIC32MX150F128DT-V/PT PIC32MX150F128DT-V/TL PIC32MX170F256B-50I/ML PIC32MX170F256B-50I/SO PIC32MX170F256B-50I/SP PIC32MX170F256B-50I/SS PIC32MX170F256B-I/ML PIC32MX170F256B-I/SO PIC32MX170F256B-I/SP PIC32MX170F256B-I/SS PIC32MX170F256B-V/ML PIC32MX170F256B-V/SO PIC32MX170F256B-V/SP PIC32MX170F256B-V/SS PIC32MX170F256BT-50I/ML PIC32MX170F256BT-50I/SO PIC32MX170F256BT-50I/SS PIC32MX170F256BT-I/ML PIC32MX170F256BT-I/SO PIC32MX170F256BT-I/SS PIC32MX170F256BT-V/ML PIC32MX170F256BT-V/ML020 PIC32MX170F256BT-V/SO PIC32MX170F256BT-V/SS PIC32MX170F256D-50I/ML PIC32MX170F256D-50I/PT PIC32MX170F256D-50I/TL PIC32MX170F256D-I/ML PIC32MX170F256D-I/PT PIC32MX170F256D-I/TL PIC32MX170F256D-V/ML PIC32MX170F256D-V/PT PIC32MX170F256D-V/TL PIC32MX170F256DT-50I/ML PIC32MX170F256DT-50I/PT PIC32MX170F256DT-50I/TL PIC32MX170F256DT-I/ML PIC32MX170F256DT-I/PT PIC32MX170F256DT-I/TL PIC32MX170F256DT-V/ML PIC32MX170F256DT-V/PT PIC32MX170F256DT-V/TL PIC32MX210F016B-I/ML - PIC32MX210F016B-I/SO - PIC32MX210F016B-I/SP - PIC32MX210F016B-I/SS - PIC32MX210F016B-V/ML - PIC32MX210F016B-V/SO - PIC32MX210F016B-V/SP - PIC32MX210F016B-V/SS - PIC32MX210F016BT-I/ML - PIC32MX210F016BT-I/SO - PIC32MX210F016BT-I/SS - PIC32MX210F016BT-V/ML - PIC32MX210F016BT-V/SO - PIC32MX210F016BT-V/SS - PIC32MX210F016C-I/TL - PIC32MX210F016C-V/TL - PIC32MX210F016CT-I/TL - PIC32MX210F016CT-V/TL - PIC32MX210F016D-I/ML - PIC32MX210F016D-I/PT - PIC32MX210F016D-I/TL - PIC32MX210F016D-V/ML - PIC32MX210F016D-V/PT - PIC32MX210F016D-V/TL - PIC32MX210F016DT-I/ML - PIC32MX210F016DT-I/PT - PIC32MX210F016DT-I/TL - PIC32MX210F016DT-V/ML - PIC32MX210F016DT-V/PT - PIC32MX210F016DT-V/TL - PIC32MX220F032B-50I/ML - PIC32MX220F032B-50I/SO PIC32MX220F032B-50I/SP - PIC32MX220F032B-50I/SS - PIC32MX220F032B-I/ML - PIC32MX220F032B-I/SO - PIC32MX220F032B-I/SP - PIC32MX220F032B-I/SS - PIC32MX220F032B-V/ML - PIC32MX220F032B-V/SO - PIC32MX220F032B-V/SP - PIC32MX220F032B-V/SS - PIC32MX220F032BT-50I/ML - PIC32MX220F032BT-50I/SO - PIC32MX220F032BT-50I/SS - PIC32MX220F032BT-I/ML - PIC32MX220F032BT-I/SO - PIC32MX220F032BT-I/SS - PIC32MX220F032BT-V/ML - PIC32MX220F032BT-V/SO PIC32MX220F032BT-V/SS PIC32MX220F032C-50I/TL PIC32MX220F032C-I/TL PIC32MX220F032C-V/TL PIC32MX220F032CT-50I/TL PIC32MX220F032CT-I/TL PIC32MX220F032CT-V/TL PIC32MX220F032D-50I/ML PIC32MX220F032D-50I/PT PIC32MX220F032D-50I/TL PIC32MX220F032D-I/ML PIC32MX220F032D-I/PT PIC32MX220F032D-I/TL PIC32MX220F032D-V/ML PIC32MX220F032D-V/PT PIC32MX220F032D-V/TL PIC32MX220F032DT-50I/ML PIC32MX220F032DT-50I/PT PIC32MX220F032DT-50I/TL PIC32MX220F032DT-I/ML PIC32MX220F032DT-I/PT PIC32MX220F032DT-I/TL PIC32MX220F032DT-V/ML PIC32MX220F032DT-V/PT PIC32MX220F032DT-V/TL PIC32MX230F064B-I/ML PIC32MX230F064B-I/SO PIC32MX230F064B-I/SP PIC32MX230F064B-I/SS PIC32MX230F064B-V/ML PIC32MX230F064B-V/SO PIC32MX230F064B-V/SP PIC32MX230F064B-V/SS PIC32MX230F064BT-I/ML PIC32MX230F064BT-I/SO PIC32MX230F064BT-I/SS PIC32MX230F064BT-V/ML PIC32MX230F064BT-V/SO PIC32MX230F064BT-V/SS PIC32MX230F064C-I/TL PIC32MX230F064C-V/TL PIC32MX230F064CT-I/TL PIC32MX230F064CT-V/TL PIC32MX230F064D-I/ML PIC32MX230F064D-I/PT PIC32MX230F064D-I/TL PIC32MX230F064D-V/ML PIC32MX230F064D-V/PT PIC32MX230F064D-V/TL - PIC32MX230F064DT-I/ML - PIC32MX230F064DT-I/PT - PIC32MX230F064DT-I/TL - PIC32MX230F064DT-V/ML - PIC32MX230F064DT-V/PT - PIC32MX230F064DT-V/TL - PIC32MX230F256B-50I/ML - PIC32MX230F256B-50I/SP - PIC32MX230F256B-50I/SS - PIC32MX230F256B-I/ML - PIC32MX230F256B-I/SP - PIC32MX230F256B-I/SS - PIC32MX230F256B-V/ML - PIC32MX230F256B-V/SP - PIC32MX230F256B-V/SS - PIC32MX230F256BT-50I/ML - PIC32MX230F256BT-50I/SS - PIC32MX230F256BT-I/ML - PIC32MX230F256BT-I/SS - PIC32MX230F256BT-V/ML - PIC32MX230F256BT-V/SS - PIC32MX230F256D-50I/ML - PIC32MX230F256D-50I/PT - PIC32MX230F256D-50I/TL - PIC32MX230F256D-I/ML - PIC32MX230F256D-I/PT - PIC32MX230F256D-I/TL - PIC32MX230F256D-V/ML - PIC32MX230F256D-V/PT - PIC32MX230F256D-V/TL - PIC32MX230F256DT-50I/ML - PIC32MX230F256DT-50I/PT - PIC32MX230F256DT-50I/TL - PIC32MX230F256DT-I/ML - PIC32MX230F256DT-I/PT - PIC32MX230F256DT-I/TL - PIC32MX230F256DT-V/ML - PIC32MX230F256DT-V/PT - PIC32MX230F256DT-V/TL - PIC32MX250F128B-50I/ML - PIC32MX250F128B-50I/SO - PIC32MX250F128B-50I/SP - PIC32MX250F128B-50I/SS - PIC32MX250F128B-I/ML - PIC32MX250F128B-I/SO - PIC32MX250F128B-I/SP PIC32MX250F128B-I/SS - PIC32MX250F128B-V/ML - PIC32MX250F128B-V/SO PIC32MX250F128B-V/SP PIC32MX250F128B-V/SS PIC32MX250F128BT-50I/ML PIC32MX250F128BT-50I/MLV01 PIC32MX250F128BT-50I/SO PIC32MX250F128BT-50I/SS PIC32MX250F128BT-I/ML PIC32MX250F128BT-I/ML028 PIC32MX250F128BT-I/SO PIC32MX250F128BT-I/SS PIC32MX250F128BT-V/ML PIC32MX250F128BT-V/SO PIC32MX250F128BT-V/SS PIC32MX250F128C-50I/TL PIC32MX250F128C-I/TL PIC32MX250F128C-V/TL PIC32MX250F128CT-50I/TL PIC32MX250F128CT-I/TL PIC32MX250F128CT-V/TL PIC32MX250F128D-50I/ML PIC32MX250F128D-50I/PT PIC32MX250F128D-50I/TL PIC32MX250F128D-I/ML PIC32MX250F128D-I/PT PIC32MX250F128D-I/TL PIC32MX250F128D-V/ML PIC32MX250F128D-V/PT PIC32MX250F128D-V/TL PIC32MX250F128DT-50I/ML PIC32MX250F128DT-50I/PT PIC32MX250F128DT-50I/TL PIC32MX250F128DT-I/ML PIC32MX250F128DT-I/ML026 PIC32MX250F128DT-I/PT PIC32MX250F128DT-I/PT025 PIC32MX250F128DT-I/TL PIC32MX250F128DT-V/ML PIC32MX250F128DT-V/PT PIC32MX250F128DT-V/TL PIC32MX270F256B-50I/ML PIC32MX270F256B-50I/SO PIC32MX270F256B-50I/SP PIC32MX270F256B-50I/SS PIC32MX270F256B-I/ML PIC32MX270F256B-I/MLG21 PIC32MX270F256B-I/SO PIC32MX270F256B-I/SP PIC32MX270F256B-I/SS PIC32MX270F256B-V/ML PIC32MX270F256B-V/SO PIC32MX270F256B-V/SP PIC32MX270F256B-V/SS PIC32MX270F256BT-50I/ML PIC32MX270F256BT-50I/SO PIC32MX270F256BT-50I/SS PIC32MX270F256BT-I/ML PIC32MX270F256BT-I/MLG21 PIC32MX270F256BT-I/SO PIC32MX270F256BT-I/SS PIC32MX270F256BT-V/ML PIC32MX270F256BT-V/SO PIC32MX270F256BT-V/SS PIC32MX270F256D-50I/ML PIC32MX270F256D-50I/PT PIC32MX270F256D-50I/TL PIC32MX270F256D-I/ML PIC32MX270F256D-I/PT PIC32MX270F256D-I/TL PIC32MX270F256D-V/ML PIC32MX270F256D-V/PT PIC32MX270F256D-V/TL PIC32MX270F256DT-50I/ML PIC32MX270F256DT-50I/PT PIC32MX270F256DT-50I/TL PIC32MX270F256DT-I/ML PIC32MX270F256DT-I/PT PIC32MX270F256DT-I/TL PIC32MX270F256DT-V/ML PIC32MX270F256DT-V/PT PIC32MX270F256DT-V/TL ### PIC32MX1XX/2XX 28/36/44-PIN # 32-bit Microcontrollers (up to 256 KB Flash and 64 KB SRAM) with Audio and Graphics Interfaces, USB, and Advanced Analog ### **Operating Conditions** - 2.3V to 3.6V, -40°C to +105°C, DC to 40 MHz - 2.3V to 3.6V, -40°C to +85°C, DC to 50 MHz ### Core: 50 MHz/83 DMIPS MIPS32® M4K® - MIPS16e<sup>®</sup> mode for up to 40% smaller code size - · Code-efficient (C and Assembly) architecture - Single-cycle (MAC) 32x16 and two-cycle 32x32 multiply ### **Clock Management** - · 0.9% internal oscillator - Programmable PLLs and oscillator clock sources - Fail-Safe Clock Monitor (FSCM) - · Independent Watchdog Timer - · Fast wake-up and start-up ### **Power Management** - Low-power management modes (Sleep and Idle) - · Integrated Power-on Reset and Brown-out Reset - 0.5 mA/MHz dynamic current (typical) - 44 μA IPD current (typical) ### **Audio Interface Features** - Data communication: I<sup>2</sup>S, LJ, RJ, and DSP modes - Control interface: SPI and I<sup>2</sup>C - Master clock: - Generation of fractional clock frequencies - Can be synchronized with USB clock - Can be tuned in run-time ### **Advanced Analog Features** - · ADC Module: - 10-bit 1.1 Msps rate with one S&H - Up to 10 analog inputs on 28-pin devices and 13 analog inputs on 44-pin devices - · Flexible and independent ADC trigger sources - Charge Time Measurement Unit (CTMU): - Supports mTouch™ capacitive touch sensing - Provides high-resolution time measurement (1 ns) - On-chip temperature measurement capability - Comparators: - Up to three Analog Comparator modules - Programmable references with 32 voltage points ### Timers/Output Compare/Input Capture - · Five General Purpose Timers: - Five 16-bit and up to two 32-bit Timers/Counters - · Five Output Compare (OC) modules - · Five Input Capture (IC) modules - Peripheral Pin Select (PPS) to allow function remap - · Real-Time Clock and Calendar (RTCC) module ### **Communication Interfaces** - USB 2.0-compliant Full-speed OTG controller - Two UART modules (12.5 Mbps): - Supports LIN 2.0 protocols and IrDA® support - Two 4-wire SPI modules (25 Mbps) - Two I<sup>2</sup>C modules (up to 1 Mbaud) with SMBus support - · PPS to allow function remap - Parallel Master Port (PMP) ### **Direct Memory Access (DMA)** - Four channels of hardware DMA with automatic data size detection - · Two additional channels dedicated for USB - Programmable Cyclic Redundancy Check (CRC) #### Input/Output - 10 mA source/sink on all I/O pins and up to 14 mA on non-standard VOH - · 5V-tolerant pins - Selectable open drain, pull-ups, and pull-downs - · External interrupts on all I/O pins #### Class B Support · Class B Safety Library, IEC 60730 ### **Debugger Development Support** - · In-circuit and in-application programming - 4-wire MIPS<sup>®</sup> Enhanced JTAG interface - · Unlimited program and six complex data breakpoints - IEEE 1149.2-compatible (JTAG) boundary scan #### Packages | rackages | | | | | | _ | | - | |--------------------|-----------------|------------|--------------------|---------|---------|---------|---------|---------| | Type | SOIC | SSOP | SPDIP | QFN | | VT | TQFP | | | Pin Count | 28 | 28 | 28 | 28 | 44 | 36 | 44 | 44 | | I/O Pins (up to) | 21 | 21 | 21 | 21 | 34 | 25 | 34 | 34 | | Contact/Lead Pitch | 1.27 | 0.65 | 0.100" | 0.65 | 0.65 | 0.50 | 0.50 | 0.80 | | Dimensions | 17.90x7.50x2.65 | 10.2x5.3x2 | 1.365"x.285"x.135" | 6x6x0.9 | 8x8x0.9 | 5x5x0.9 | 6x6x0.9 | 10x10x1 | Note: All dimensions are in millimeters (mm) unless specified. TABLE 1: PIC32MX1XX 28/36/44-PIN GENERAL PURPOSE FAMILY FEATURES | | | | | Rem | appab | le Pe | riphe | rals | | | | | | | (s) | | | | | |-----------------|------|------------------------------------|------------------|-----------------|----------------------------------------|-------|----------------------|------------------------------------|--------------------|---------------------|------------------|-----|------------------------------------------|------|------------------------------|------|----------|------|---------------------------------| | Device | Pins | Program Memory (KB) <sup>(1)</sup> | Data Memory (KB) | Remappable Pins | Timers <sup>(2)</sup> /Capture/Compare | UART | SPI/I <sup>2</sup> S | External Interrupts <sup>(3)</sup> | Analog Comparators | USB On-The-Go (OTG) | l <sup>2</sup> C | dWd | DMA Channels<br>(Programmable/Dedicated) | СТМП | 10-bit 1 Msps ADC (Channels) | RTCC | I/O Pins | JTAG | Packages | | PIC32MX110F016B | 28 | 16+3 | 4 | 20 | 5/5/5 | 2 | 2 | 5 | 3 | Z | 2 | Υ | 4/0 | Υ | 10 | Y | 21 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX110F016C | 36 | 16+3 | 4 | 24 | 5/5/5 | 2 | 2 | 5 | 3 | Ν | 2 | Υ | 4/0 | Υ | 12 | Υ | 25 | Υ | VTLA | | PIC32MX110F016D | 44 | 16+3 | 4 | 32 | 5/5/5 | 2 | 2 | 5 | 3 | N | 2 | Υ | 4/0 | Υ | 13 | Υ | 35 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX120F032B | 28 | 32+3 | 8 | 20 | 5/5/5 | 2 | 2 | 5 | 3 | N | 2 | Υ | 4/0 | Υ | 10 | Υ | 21 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX120F032C | 36 | 32+3 | 8 | 24 | 5/5/5 | 2 | 2 | 5 | 3 | N | 2 | Υ | 4/0 | Υ | 12 | Υ | 25 | Υ | VTLA | | PIC32MX120F032D | 44 | 32+3 | 8 | 32 | 5/5/5 | 2 | 2 | 5 | 3 | Ν | 2 | Υ | 4/0 | Υ | 13 | Υ | 35 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX130F064B | 28 | 64+3 | 16 | 20 | 5/5/5 | 2 | 2 | 5 | 3 | Z | 2 | Υ | 4/0 | Υ | 10 | Υ | 21 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX130F064C | 36 | 64+3 | 16 | 24 | 5/5/5 | 2 | 2 | 5 | 3 | Ν | 2 | Υ | 4/0 | Υ | 12 | Υ | 25 | Υ | VTLA | | PIC32MX130F064D | 44 | 64+3 | 16 | 32 | 5/5/5 | 2 | 2 | 5 | 3 | N | 2 | Υ | 4/0 | Υ | 13 | Υ | 35 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX150F128B | 28 | 128+3 | 32 | 20 | 5/5/5 | 2 | 2 | 5 | 3 | Ν | 2 | Υ | 4/0 | Υ | 10 | Υ | 21 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX150F128C | 36 | 128+3 | 32 | 24 | 5/5/5 | 2 | 2 | 5 | 3 | N | 2 | Υ | 4/0 | Υ | 12 | Υ | 25 | Υ | VTLA | | PIC32MX150F128D | 44 | 128+3 | 32 | 32 | 5/5/5 | 2 | 2 | 5 | 3 | N | 2 | Υ | 4/0 | Υ | 13 | Υ | 35 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX130F256B | 28 | 256+3 | 16 | 20 | 5/5/5 | 2 | 2 | 5 | 3 | Ν | 2 | Υ | 4/0 | Υ | 10 | Υ | 21 | Υ | SSOP,<br>SPDIP,<br>QFN | | PIC32MX130F256D | 44 | 256+3 | 16 | 32 | 5/5/5 | 2 | 2 | 5 | 3 | Ν | 2 | Υ | 4/0 | Υ | 13 | Υ | 35 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX170F256B | 28 | 256+3 | 64 | 20 | 5/5/5 | 2 | 2 | 5 | 3 | Z | 2 | Υ | 4/0 | Υ | 10 | Υ | 21 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX170F256D | 44 | 256+3 | 64 | 32 | 5/5/5 | 2 | 2 | 5 | 3 | N | 2 | Υ | 4/0 | Υ | 13 | Υ | 35 | Υ | VTLA,<br>TQFP,<br>QFN | Note 1: This device features 3 KB of boot Flash memory. 2: Four out of five timers are remappable. 3: Four out of five external interrupts are remappable. TABLE 2: PIC32MX2XX 28/36/44-PIN USB FAMILY FEATURES | | | | | Rem | appab | le Pe | riphe | erals | | | | | | | ls) | | | | | |-----------------|------|------------------------------------|------------------|-----------------|----------------------------------------|-------|----------------------|------------------------------------|--------------------|---------------------|------------------|-----|------------------------------------------|------|------------------------------|------|----------|------|---------------------------------| | Device | Pins | Program Memory (KB) <sup>(1)</sup> | Data Memory (KB) | Remappable Pins | Timers <sup>(2)</sup> /Capture/Compare | UART | SPI/I <sup>2</sup> S | External Interrupts <sup>(3)</sup> | Analog Comparators | USB On-The-Go (OTG) | 1 <sup>2</sup> C | РМР | DMA Channels<br>(Programmable/Dedicated) | СТМО | 10-bit 1 Msps ADC (Channels) | RTCC | I/O Pins | JTAG | Packages | | PIC32MX210F016B | 28 | 16+3 | 4 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Υ | 19 | Y | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX210F016C | 36 | 16+3 | 4 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 25 | Υ | VTLA | | PIC32MX210F016D | 44 | 16+3 | 4 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX220F032B | 28 | 32+3 | 8 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Υ | 19 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX220F032C | 36 | 32+3 | 8 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 23 | Υ | VTLA | | PIC32MX220F032D | 44 | 32+3 | 8 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX230F064B | 28 | 64+3 | 16 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Υ | 19 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX230F064C | 36 | 64+3 | 16 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 23 | Υ | VTLA | | PIC32MX230F064D | 44 | 64+3 | 16 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX250F128B | 28 | 128+3 | 32 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Υ | 19 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX250F128C | 36 | 128+3 | 32 | 23 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 12 | Υ | 23 | Υ | VTLA | | PIC32MX250F128D | 44 | 128+3 | 32 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX230F256B | 28 | 256+3 | 16 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Υ | 19 | Υ | SSOP,<br>SPDIP,<br>QFN | | PIC32MX230F256D | 44 | 256+3 | 16 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | | PIC32MX270F256B | 28 | 256+3 | 64 | 19 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 9 | Υ | 19 | Υ | SOIC,<br>SSOP,<br>SPDIP,<br>QFN | | PIC32MX270F256D | 44 | 256+3 | 64 | 31 | 5/5/5 | 2 | 2 | 5 | 3 | Υ | 2 | Υ | 4/2 | Υ | 13 | Υ | 33 | Υ | VTLA,<br>TQFP,<br>QFN | Note 1: This device features 3 KB of boot Flash memory. <sup>2:</sup> Four out of five timers are remappable. <sup>3:</sup> Four out of five external interrupts are remappable. ### **Pin Diagrams** TABLE 3: PIN NAMES FOR 28-PIN GENERAL PURPOSE DEVICES | Pin# | Full Pin Name | |------|---------------------------------------| | 1 | MCLR | | 2 | VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0 | | 3 | VREF-/CVREF-/AN1/RPA1/CTED2/RA1 | | 4 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0 | | 5 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1 | | 6 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2 | | 7 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3 | | 8 | Vss | | 9 | OSC1/CLKI/RPA2/RA2 | | 10 | OSC2/CLKO/RPA3/PMA0/RA3 | | 11 | SOSCI/RPB4/RB4 | | 12 | SOSCO/RPA4/T1CK/CTED9/PMA1/RA4 | | 13 | VDD | | 14 | PGED3/RPB5/PMD7/RB5 | | | Pin# | Full Pin Name | |---|------|------------------------------------------------| | ĺ | 15 | PGEC3/RPB6/PMD6/RB6 | | | 16 | TDI/RPB7/CTED3/PMD5/INT0/RB7 | | | 17 | TCK/RPB8/SCL1/CTED10/PMD4/RB8 | | | 18 | TDO/RPB9/SDA1/CTED4/PMD3/RB9 | | | 19 | Vss | | | 20 | <b>V</b> CAP | | I | 21 | PGED2/RPB10/CTED11/PMD2/RB10 | | | 22 | PGEC2/TMS/RPB11/PMD1/RB11 | | | 23 | AN12/PMD0/RB12 | | | 24 | AN11/RPB13/CTPLS/PMRD/RB13 | | | 25 | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMWR/RB14 | | | 26 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | | 27 | <b>AV</b> ss | | | 28 | <b>AV</b> DD | - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions. - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: Shaded pins are 5V tolerant. ### TABLE 4: PIN NAMES FOR 28-PIN USB DEVICES | Pin# | Full Pin Name | |------|--------------------------------------------------| | 1 | MCLR | | 2 | PGED3/VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/PMD7/RA0 | | 3 | PGEC3/VREF-/CVREF-/AN1/RPA1/CTED2/PMD6/RA1 | | 4 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0 | | 5 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/PMD1/RB1 | | 6 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2 | | 7 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMWR/RB3 | | 8 | Vss | | 9 | OSC1/CLKI/RPA2/RA2 | | 10 | OSC2/CLKO/RPA3/PMA0/RA3 | | 11 | SOSCI/RPB4/RB4 | | 12 | SOSCO/RPA4/T1CK/CTED9/PMA1/RA4 | | 13 | VDD | | 14 | TMS/RPB5/USBID/RB5 | | Pin# | Full Pin Name | |------|--------------------------------------------------| | 15 | <b>V</b> BUS | | 16 | TDI/RPB7/CTED3/PMD5/INT0/RB7 | | 17 | TCK/RPB8/SCL1/CTED10/PMD4/RB8 | | 18 | TDO/RPB9/SDA1/CTED4/PMD3/RB9 | | 19 | Vss | | 20 | <b>V</b> CAP | | 21 | PGED2/RPB10/D+/CTED11/RB10 | | 22 | PGEC2/RPB11/D-/RB11 | | 23 | Vusb3v3 | | 24 | AN11/RPB13/CTPLS/PMRD/RB13 | | 25 | CVREFOUT/AN10/C3INB/RPB14/VBUSON/SCK1/CTED5/RB14 | | 26 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 27 | AVss | | 28 | AVDD | Note 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions. <sup>2:</sup> Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information <sup>3:</sup> Shaded pins are 5V tolerant. #### TABLE 5: PIN NAMES FOR 28-PIN GENERAL PURPOSE DEVICES 28-PIN QFN (TOP VIEW)(1,2,3.4) PIC32MX110F016B PIC32MX120F032B PIC32MX130F064B PIC32MX130F256B PIC32MX150F128B PIC32MX170F256B | Pin# | Full Pin Name | |------|---------------------------------------| | 1 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0 | | 2 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1 | | 3 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2 | | 4 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3 | | 5 | Vss | | 6 | OSC1/CLKI/RPA2/RA2 | | 7 | OSC2/CLKO/RPA3/PMA0/RA3 | | 8 | SOSCI/RPB4/RB4 | | 9 | SOSCO/RPA4/T1CK/CTED9/PMA1/RA4 | | 10 | VDD | | 11 | PGED3/RPB5/PMD7/RB5 | | 12 | PGEC3/RPB6/PMD6/RB6 | | 13 | TDI/RPB7/CTED3/PMD5/INT0/RB7 | | 14 | TCK/RPB8/SCL1/CTED10/PMD4/RB8 | | Pin# | Full Pin Name | |------|------------------------------------------------| | 15 | TDO/RPB9/SDA1/CTED4/PMD3/RB9 | | 16 | Vss | | 17 | VCAP | | 18 | PGED2/RPB10/CTED11/PMD2/RB10 | | 19 | PGEC2/TMS/RPB11/PMD1/RB11 | | 20 | AN12/PMD0/RB12 | | 21 | AN11/RPB13/CTPLS/PMRD/RB13 | | 22 | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMWR/RB14 | | 23 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 24 | AVss | | 25 | AVDD | | 26 | MCLR | | 27 | VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0 | | 28 | VREF-/CVREF-/AN1/RPA1/CTED2/RA1 | - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally. - 4: Shaded pins are 5V tolerant ### TABLE 6: PIN NAMES FOR 28-PIN USB DEVICES ### 28-PIN QFN (TOP VIEW)(1,2,3,4) PIC32MX210F016B PIC32MX220F032B PIC32MX230F064B PIC32MX230F256B PIC32MX250F128B PIC32MX270F256B | Pin# | Full Pin Name | |------|--------------------------------------------| | 1 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0 | | 2 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/PMD1/RB1 | | 3 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2 | | 4 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMWR/RB3 | | 5 | Vss | | 6 | OSC1/CLKI/RPA2/RA2 | | 7 | OSC2/CLKO/RPA3/PMA0/RA3 | | 8 | SOSCI/RPB4/RB4 | | 9 | SOSCO/RPA4/T1CK/CTED9/PMA1/RA4 | | 10 | VDD | | 11 | TMS/RPB5/USBID/RB5 | | 12 | <b>V</b> BUS | | 13 | TDI/RPB7/CTED3/PMD5/INT0/RB7 | | 14 | TCK/RPB8/SCL1/CTED10/PMD4/RB8 | | Pin# | Full Pin Name | |------|--------------------------------------------------| | 15 | TDO/RPB9/SDA1/CTED4/PMD3/RB9 | | 16 | <b>V</b> ss | | 17 | <b>V</b> CAP | | 18 | PGED2/RPB10/D+/CTED11/RB10 | | 19 | PGEC2/RPB11/D-/RB11 | | 20 | VUSB3V3 | | 21 | AN11/RPB13/CTPLS/PMRD/RB13 | | 22 | CVREFOUT/AN10/C3INB/RPB14/VBUSON/SCK1/CTED5/RB14 | | 23 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 24 | AVss | | 25 | <b>AV</b> DD | | 26 | MCLR | | 27 | PGED3/VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/PMD7/RA0 | | 28 | PGEC3/VREF-/CVREF-/AN1/RPA1/CTED2/PMD6/RA1 | - Note 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions. - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally. - 4: Shaded pins are 5V tolerant. #### TABLE 7: PIN NAMES FOR 36-PIN GENERAL PURPOSE DEVICES 36-PIN VTLA (BOTTOM VIEW) $^{(1,2,3,5)}$ PIC32MX110F016C PIC32MX120F032C PIC32MX130F064C PIC32MX150F128C | Pin# | Full Pin Name | |------|--------------------------------------| | 1 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2 | | 2 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3 | | 3 | PGED4 <sup>(4)</sup> /AN6/RPC0/RC0 | | 4 | PGEC4 <sup>(4)</sup> /AN7/RPC1/RC1 | | 5 | VDD | | 6 | Vss | | 7 | OSC1/CLKI/RPA2/RA2 | | 8 | OSC2/CLKO/RPA3/PMA0/RA3 | | 9 | SOSCI/RPB4/RB4 | | 10 | SOSCO/RPA4/T1CK/CTED9/PMA1/RA4 | | 11 | RPC3/RC3 | | 12 | Vss | | 13 | VDD | | 14 | VDD | | 15 | PGED3/RPB5/PMD7/RB5 | | 16 | PGEC3/RPB6/PMD6/RB6 | | 17 | TDI/RPB7/CTED3/PMD5/INT0/RB7 | | 18 | TCK/RPB8/SCL1/CTED10/PMD4/RB8 | | Pin# | Full Pin Name | |------|------------------------------------------------| | 19 | TDO/RPB9/SDA1/CTED4/PMD3/RB9 | | 20 | RPC9/CTED7/RC9 | | 21 | Vss | | 22 | VCAP | | 23 | VDD | | 24 | PGED2/RPB10/CTED11/PMD2/RB10 | | 25 | PGEC2/TMS/RPB11/PMD1/RB11 | | 26 | AN12/PMD0/RB12 | | 27 | AN11/RPB13/CTPLS/PMRD/RB13 | | 28 | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMWR/RB14 | | 29 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 30 | AVss | | 31 | AVDD | | 32 | MCLR | | 33 | VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0 | | 34 | VREF-/CVREF-/AN1/RPA1/CTED2/RA1 | | 35 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0 | | 36 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1 | - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions. - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to VSS externally. - 4: This pin function is not available on PIC32MX110F016C and PIC32MX120F032C devices. - 5: Shaded pins are 5V tolerant. ### TABLE 8: PIN NAMES FOR 36-PIN USB DEVICES 36-PIN VTLA (BOTTOM VIEW) $^{(1,2,3,5)}$ PIC32MX210F016C PIC32MX220F032C PIC32MX230F064C PIC32MX250F128C | Pin# | Full Pin Name | |------|-------------------------------------------| | 1 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2 | | 2 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMWR/RB3 | | 3 | PGED4 <sup>(4)</sup> /AN6/RPC0/RC0 | | 4 | PGEC4 <sup>(4)</sup> /AN7/RPC1/RC1 | | 5 | VDD | | 6 | Vss | | 7 | OSC1/CLKI/RPA2/RA2 | | 8 | OSC2/CLKO/RPA3/PMA0/RA3 | | 9 | SOSCI/RPB4/RB4 | | 10 | SOSCO/RPA4/T1CK/CTED9/PMA1/RA4 | | 11 | AN12/RPC3/RC3 | | 12 | <b>V</b> ss | | 13 | VDD | | 14 | VDD | | 15 | TMS/RPB5/USBID/RB5 | | 16 | VBUS | | 17 | TDI/RPB7/CTED3/PMD5/INT0/RB7 | | 18 | TCK/RPB8/SCL1/CTED10/PMD4/RB8 | | Pin# | Full Pin Name | |------|--------------------------------------------------| | 19 | TDO/RPB9/SDA1/CTED4/PMD3/RB9 | | 20 | RPC9/CTED7/RC9 | | 21 | Vss | | 22 | <b>V</b> CAP | | 23 | VDD | | 24 | PGED2/RPB10/D+/CTED11/RB10 | | 25 | PGEC2/RPB11/D-/RB11 | | 26 | Vusb3v3 | | 27 | AN11/RPB13/CTPLS/PMRD/RB13 | | 28 | CVREFOUT/AN10/C3INB/RPB14/VBUSON/SCK1/CTED5/RB14 | | 29 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 30 | AVss | | 31 | AVDD | | 32 | MCLR | | 33 | PGED3/VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/PMD7/RA0 | | 34 | PGEC3/VREF-/CVREF-/AN1/RPA1/CTED2/PMD6/RA1 | | 35 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0 | | 36 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/PMD1/RB1 | - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions. - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to VSS externally. - 4: This pin function is not available on PIC32MX210F016C and PIC32MX120F032C devices. - 5: Shaded pins are 5V tolerant. #### TABLE 9: PIN NAMES FOR 44-PIN GENERAL PURPOSE DEVICES 44-PIN QFN (TOP VIEW)(1,2,3,5) PIC32MX110F016D PIC32MX120F032D PIC32MX130F064D PIC32MX130F256D PIC32MX150F128D PIC32MX170F256D | Pin# | Full Pin Name | |------|------------------------------------------------| | 1 | RPB9/SDA1/CTED4/PMD3/RB9 | | 2 | RPC6/PMA1/RC6 | | 3 | RPC7/PMA0/RC7 | | 4 | RPC8/PMA5/RC8 | | 5 | RPC9/CTED7/PMA6/RC9 | | 6 | Vss | | 7 | VCAP | | 8 | PGED2/RPB10/CTED11/PMD2/RB10 | | 9 | PGEC2/RPB11/PMD1/RB11 | | 10 | AN12/PMD0/RB12 | | 11 | AN11/RPB13/CTPLS/PMRD/RB13 | | 12 | PGED4 <sup>(4)</sup> /TMS/PMA10/RA10 | | 13 | PGEC4 <sup>(4)</sup> /TCK/CTED8/PMA7/RA7 | | 14 | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMWR/RB14 | | 15 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 16 | AVss | | 17 | AVDD | | 18 | MCLR | | 19 | VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0 | | 20 | VREF-/CVREF-/AN1/RPA1/CTED2/RA1 | | 21 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0 | | 22 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1 | | Pin# | Full Pin Name | |------|--------------------------------------| | 23 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2 | | 24 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3 | | 25 | AN6/RPC0/RC0 | | 26 | AN7/RPC1/RC1 | | 27 | AN8/RPC2/PMA2/RC2 | | 28 | VDD | | 29 | Vss | | 30 | OSC1/CLKI/RPA2/RA2 | | 31 | OSC2/CLKO/RPA3/RA3 | | 32 | TDO/RPA8/PMA8/RA8 | | 33 | SOSCI/RPB4/RB4 | | 34 | SOSCO/RPA4/T1CK/CTED9/RA4 | | 35 | TDI/RPA9/PMA9/RA9 | | 36 | RPC3/RC3 | | 37 | RPC4/PMA4/RC4 | | 38 | RPC5/PMA3/RC5 | | 39 | Vss | | 40 | VDD | | 41 | PGED3/RPB5/PMD7/RB5 | | 42 | PGEC3/RPB6/PMD6/RB6 | | 43 | RPB7/CTED3/PMD5/INT0/RB7 | | 44 | RPB8/SCL1/CTED10/PMD4/RB8 | - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions. - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to VSS externally. - 4: This pin function is not available on PIC32MX110F016D and PIC32MX120F032D devices. - 5: Shaded pins are 5V tolerant. ### TABLE 10: PIN NAMES FOR 44-PIN USB DEVICES 44-PIN QFN (TOP VIEW)(1,2,3,5) PIC32MX210F016D PIC32MX220F032D PIC32MX230F064D PIC32MX230F256D PIC32MX250F128D PIC32MX270F256D | Pin# | Full Pin Name | |------|--------------------------------------------------| | 1 | RPB9/SDA1/CTED4/PMD3/RB9 | | 2 | RPC6/PMA1/RC6 | | 3 | RPC7/PMA0/RC7 | | 4 | RPC8/PMA5/RC8 | | 5 | RPC9/CTED7/PMA6/RC9 | | 6 | Vss | | 7 | VCAP | | 8 | PGED2/RPB10/D+/CTED11/RB10 | | 9 | PGEC2/RPB11/D-/RB11 | | 10 | Vusb3v3 | | 11 | AN11/RPB13/CTPLS/PMRD/RB13 | | 12 | PGED4/TMS/PMA10/RA10 | | 13 | PGEC4/TCK/CTED8/PMA7/RA7 | | 14 | CVREFOUT/AN10/C3INB/RPB14/VBUSON/SCK1/CTED5/RB14 | | 15 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 16 | AVss | | 17 | AVDD | | 18 | MCLR | | 19 | PGED3/VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/PMD7/RA0 | | 20 | PGEC3/VREF-/CVREF-/AN1/RPA1/CTED2/PMD6/RA1 | | 21 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0 | | 22 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/PMD1/RB1 | | Pin# | Full Pin Name | |------|-------------------------------------------| | 23 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2 | | 24 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMWR/RB3 | | 25 | AN6/RPC0/RC0 | | 26 | AN7/RPC1/RC1 | | 27 | AN8/RPC2/PMA2/RC2 | | 28 | VDD | | 29 | Vss | | 30 | OSC1/CLKI/RPA2/RA2 | | 31 | OSC2/CLKO/RPA3/RA3 | | 32 | TDO/RPA8/PMA8/RA8 | | 33 | SOSCI/RPB4/RB4 | | 34 | SOSCO/RPA4/T1CK/CTED9/RA4 | | 35 | TDI/RPA9/PMA9/RA9 | | 36 | AN12/RPC3/RC3 | | 37 | RPC4/PMA4/RC4 | | 38 | RPC5/PMA3/RC5 | | 39 | Vss | | 40 | VDD | | 41 | RPB5/USBID/RB5 | | 42 | VBUS | | 43 | RPB7/CTED3/PMD5/INT0/RB7 | | 44 | RPB8/SCL1/CTED10/PMD4/RB8 | Note 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to Vss externally. - 4: This pin function is not available on PIC32MX110F016D and PIC32MX120F032D devices. - 5: Shaded pins are 5V tolerant. #### TABLE 11: PIN NAMES FOR 44-PIN GENERAL PURPOSE DEVICES 44-PIN TQFP (TOP VIEW)(1,2,3,5) PIC32MX110F016D PIC32MX120F032D PIC32MX130F064D PIC32MX130F256D PIC32MX150F128D PIC32MX170F256D | Pin # | Full Pin Name | |-------|------------------------------------------------| | 1 | RPB9/SDA1/CTED4/PMD3/RB9 | | 2 | | | 3 | RPC6/PMA1/RC6 | | | RPC7/PMA0/RC7 | | 4 | RPC8/PMA5/RC8 | | 5 | RPC9/CTED7/PMA6/RC9 | | 6 | Vss | | 7 | VCAP | | 8 | PGED2/RPB10/CTED11/PMD2/RB10 | | 9 | PGEC2/RPB11/PMD1/RB11 | | 10 | AN12/PMD0/RB12 | | 11 | AN11/RPB13/CTPLS/PMRD/RB13 | | 12 | PGED4 <sup>(4)</sup> /TMS/PMA10/RA10 | | 13 | PGEC4 <sup>(4)</sup> /TCK/CTED8/PMA7/RA7 | | 14 | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMWR/RB14 | | 15 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 16 | AVss | | 17 | AVDD | | 18 | MCLR | | 19 | VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0 | | 20 | VREF-/CVREF-/AN1/RPA1/CTED2/RA1 | | 21 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0 | | 22 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1 | | Pin# | Full Pin Name | |------|--------------------------------------| | 23 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2 | | 24 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3 | | 25 | AN6/RPC0/RC0 | | 26 | AN7/RPC1/RC1 | | 27 | AN8/RPC2/PMA2/RC2 | | 28 | VDD | | 29 | Vss | | 30 | OSC1/CLKI/RPA2/RA2 | | 31 | OSC2/CLKO/RPA3/RA3 | | 32 | TDO/RPA8/PMA8/RA8 | | 33 | SOSCI/RPB4/RB4 | | 34 | SOSCO/RPA4/T1CK/CTED9/RA4 | | 35 | TDI/RPA9/PMA9/RA9 | | 36 | RPC3/RC3 | | 37 | RPC4/PMA4/RC4 | | 38 | RPC5/PMA3/RC5 | | 39 | Vss | | 40 | VDD | | 41 | PGED3/RPB5/PMD7/RB5 | | 42 | PGEC3/RPB6/PMD6/RB6 | | 43 | RPB7/CTED3/PMD5/INT0/RB7 | | 44 | RPB8/SCL1/CTED10/PMD4/RB8 | - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions. - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to VSS externally. - 4: This pin function is not available on PIC32MX110F016D and PIC32MX120F032D devices. - 5: Shaded pins are 5V tolerant. ### TABLE 12: PIN NAMES FOR 44-PIN USB DEVICES 44-PIN TQFP (TOP VIEW)(1,2,3,5) PIC32MX210F016D PIC32MX220F032D PIC32MX230F064D PIC32MX230F256D PIC32MX250F128D PIC32MX270F256D | Pin# | Full Pin Name | |------|--------------------------------------------------| | 1 | RPB9/SDA1/CTED4/PMD3/RB9 | | 2 | RPC6/PMA1/RC6 | | 3 | RPC7/PMA0/RC7 | | 4 | RPC8/PMA5/RC8 | | 5 | RPC9/CTED7/PMA6/RC9 | | 6 | <b>V</b> ss | | 7 | VCAP | | 8 | PGED2/RPB10/D+/CTED11/RB10 | | 9 | PGEC2/RPB11/D-/RB11 | | 10 | VUSB3V3 | | 11 | AN11/RPB13/CTPLS/PMRD/RB13 | | 12 | PGED4 <sup>(4)</sup> /TMS/PMA10/RA10 | | 13 | PGEC4 <sup>(4)</sup> /TCK/CTED8/PMA7/RA7 | | 14 | CVREFOUT/AN10/C3INB/RPB14/VBUSON/SCK1/CTED5/RB14 | | 15 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 16 | AVss | | 17 | AVDD | | 18 | MCLR | | 19 | PGED3/VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/PMD7/RA0 | | 20 | PGEC3/VREF-/CVREF-/AN1/RPA1/CTED2/PMD6/RA1 | | 21 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0 | | 22 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/PMD1/RB1 | | Pin# | Full Pin Name | |------|-------------------------------------------| | 23 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2 | | 24 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMWR/RB3 | | 25 | AN6/RPC0/RC0 | | 26 | AN7/RPC1/RC1 | | 27 | AN8/RPC2/PMA2/RC2 | | 28 | VDD | | 29 | Vss | | 30 | OSC1/CLKI/RPA2/RA2 | | 31 | OSC2/CLKO/RPA3/RA3 | | 32 | TDO/RPA8/PMA8/RA8 | | 33 | SOSCI/RPB4/RB4 | | 34 | SOSCO/RPA4/T1CK/CTED9/RA4 | | 35 | TDI/RPA9/PMA9/RA9 | | 36 | AN12/RPC3/RC3 | | 37 | RPC4/PMA4/RC4 | | 38 | RPC5/PMA3/RC5 | | 39 | Vss | | 40 | VDD | | 41 | RPB5/USBID/RB5 | | 42 | VBUS | | 43 | RPB7/CTED3/PMD5/INT0/RB7 | | 44 | RPB8/SCL1/CTED10/PMD4/RB8 | - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions. - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to VSS externally. - 4: This pin function is not available on PIC32MX210F016D and PIC32MX220F032D devices. - 5: Shaded pins are 5V tolerant. ### TABLE 13: PIN NAMES FOR 44-PIN GENERAL PURPOSE DEVICES 44-PIN VTLA (BOTTOM VIEW)(1,2,3,5) PIC32MX110F016D PIC32MX120F032D PC32MX130F064D PIC32MX130F256D PIC32MX150F128D PIC32MX170F256D | Pin# | Full Pin Name | |------|------------------------------------------------| | 1 | RPB9/SDA1/CTED4/PMD3/RB9 | | 2 | RPC6/PMA1/RC6 | | 3 | RPC7/PMA0/RC7 | | 4 | RPC8/PMA5/RC8 | | 5 | RPC9/CTED7/PMA6/RC9 | | 6 | Vss | | 7 | VCAP | | 8 | PGED2/RPB10/CTED11/PMD2/RB10 | | 9 | PGEC2/RPB11/PMD1/RB11 | | 10 | AN12/PMD0/RB12 | | 11 | AN11/RPB13/CTPLS/PMRD/RB13 | | 12 | PGED4 <sup>(4)</sup> /TMS/PMA10/RA10 | | 13 | PGEC4 <sup>(4)</sup> /TCK/CTED8/PMA7/RA7 | | 14 | CVREFOUT/AN10/C3INB/RPB14/SCK1/CTED5/PMWR/RB14 | | 15 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 16 | AVss | | 17 | AVDD | | 18 | MCLR | | 19 | VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/RA0 | | 20 | VREF-/CVREF-/AN1/RPA1/CTED2/RA1 | | 21 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/RB0 | | 22 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/RB1 | | Pin# | Full Pin Name | |------|--------------------------------------| | 23 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/RB2 | | 24 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/RB3 | | 25 | AN6/RPC0/RC0 | | 26 | AN7/RPC1/RC1 | | 27 | AN8/RPC2/PMA2/RC2 | | 28 | VDD | | 29 | Vss | | 30 | OSC1/CLKI/RPA2/RA2 | | 31 | OSC2/CLKO/RPA3/RA3 | | 32 | TDO/RPA8/PMA8/RA8 | | 33 | SOSCI/RPB4/RB4 | | 34 | SOSCO/RPA4/T1CK/CTED9/RA4 | | 35 | TDI/RPA9/PMA9/RA9 | | 36 | RPC3/RC3 | | 37 | RPC4/PMA4/RC4 | | 38 | RPC5/PMA3/RC5 | | 39 | Vss | | 40 | VDD | | 41 | PGED3/RPB5/PMD7/RB5 | | 42 | PGEC3/RPB6/PMD6/RB6 | | 43 | RPB7/CTED3/PMD5/INT0/RB7 | | 44 | RPB8/SCL1/CTED10/PMD4/RB8 | - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to VSS externally. - 4: This pin function is not available on PIC32MX110F016D and PIC32MX120F032D devices. - 5: Shaded pins are 5V tolerant. ### TABLE 14: PIN NAMES FOR 44-PIN USB DEVICES 44-PIN VTLA (BOTTOM VIEW)(1,2,3,5) PIC32MX210F016D PIC32MX220F032D PIC32MX230F064D PIC32MX230F256D PIC32MX250F128D PIC32MX270F256D | Pin# | Full Pin Name | |------|--------------------------------------------------| | 1 | RPB9/SDA1/CTED4/PMD3/RB9 | | 2 | RPC6/PMA1/RC6 | | 3 | RPC7/PMA0/RC7 | | 4 | RPC8/PMA5/RC8 | | 5 | RPC9/CTED7/PMA6/RC9 | | 6 | <b>V</b> ss | | 7 | VCAP | | 8 | PGED2/RPB10/D+/CTED11/RB10 | | 9 | PGEC2/RPB11/D-/RB11 | | 10 | VUSB3V3 | | 11 | AN11/RPB13/CTPLS/PMRD/RB13 | | 12 | PGED4 <sup>(4)</sup> /TMS/PMA10/RA10 | | 13 | PGEC4 <sup>(4)</sup> /TCK/CTED8/PMA7/RA7 | | 14 | CVREFOUT/AN10/C3INB/RPB14/VBUSON/SCK1/CTED5/RB14 | | 15 | AN9/C3INA/RPB15/SCK2/CTED6/PMCS1/RB15 | | 16 | AVss | | 17 | AVDD | | 18 | MCLR | | 19 | PGED3/VREF+/CVREF+/AN0/C3INC/RPA0/CTED1/PMD7/RA0 | | 20 | PGEC3/VREF-/CVREF-/AN1/RPA1/CTED2/PMD6/RA1 | | 21 | PGED1/AN2/C1IND/C2INB/C3IND/RPB0/PMD0/RB0 | | 22 | PGEC1/AN3/C1INC/C2INA/RPB1/CTED12/PMD1/RB1 | | Pin# | Full Pin Name | |------|-------------------------------------------| | 23 | AN4/C1INB/C2IND/RPB2/SDA2/CTED13/PMD2/RB2 | | 24 | AN5/C1INA/C2INC/RTCC/RPB3/SCL2/PMWR/RB3 | | 25 | AN6/RPC0/RC0 | | 26 | AN7/RPC1/RC1 | | 27 | AN8/RPC2/PMA2/RC2 | | 28 | <b>V</b> DD | | 29 | <b>V</b> ss | | 30 | OSC1/CLKI/RPA2/RA2 | | 31 | OSC2/CLKO/RPA3/RA3 | | 32 | TDO/RPA8/PMA8/RA8 | | 33 | SOSCI/RPB4/RB4 | | 34 | SOSCO/RPA4/T1CK/CTED9/RA4 | | 35 | TDI/RPA9/PMA9/RA9 | | 36 | AN12/RPC3/RC3 | | 37 | RPC4/PMA4/RC4 | | 38 | RPC5/PMA3/RC5 | | 39 | Vss | | 40 | VDD | | 41 | RPB5/USBID/RB5 | | 42 | <b>V</b> BUS | | 43 | RPB7/CTED3/PMD5/INT0/RB7 | | 44 | RPB8/SCL1/CTED10/PMD4/RB8 | - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and Section 11.3 "Peripheral Pin Select" for restrictions. - 2: Every I/O port pin (RAx-RCx) can be used as a change notification pin (CNAx-CNCx). See Section 11.0 "I/O Ports" for more information. - 3: The metal plane at the bottom of the device is not connected to any pins and is recommended to be connected to VSS externally. - 4: This pin function is not available on PIC32MX210F016D and PIC32MX220F032D devices. - 5: Shaded pins are 5V tolerant. ### **Table of Contents** | 1.0 | Device Overview | 19 | |-------|----------------------------------------------------|-----| | 2.0 | Guidelines for Getting Started with 32-bit MCUs | 27 | | 3.0 | CPU | 37 | | 4.0 | Memory Organization | 41 | | 5.0 | Flash Program Memory | 57 | | 6.0 | Resets | | | 7.0 | Interrupt Controller | 67 | | 8.0 | Oscillator Configuration | 77 | | 9.0 | Direct Memory Access (DMA) Controller | 87 | | 10.0 | USB On-The-Go (OTG) | 107 | | 11.0 | I/O Ports | 131 | | 12.0 | Timer1 | 147 | | 13.0 | Timer2/3, Timer4/5 | 151 | | 14.0 | Watchdog Timer (WDT) | 157 | | 15.0 | Input Capture | 161 | | 16.0 | Output Compare | 165 | | | Serial Peripheral Interface (SPI) | | | | Inter-Integrated Circuit (I <sup>2</sup> C) | | | 19.0 | Universal Asynchronous Receiver Transmitter (UART) | 185 | | | Parallel Master Port (PMP) | | | 21.0 | Real-Time Clock and Calendar (RTCC) | 203 | | 22.0 | 10-bit Analog-to-Digital Converter (ADC) | 213 | | | Comparator | | | 24.0 | Comparator Voltage Reference (CVREF) | 227 | | 25.0 | Charge Time Measurement Unit (CTMU) | 231 | | 26.0 | Power-Saving Features | 237 | | 27.0 | Special Features | 243 | | 28.0 | Instruction Set | 255 | | 29.0 | Development Support | 257 | | 30.0 | Electrical Characteristics | 261 | | | 50 MHz Electrical Characteristics | | | | DC and AC Device Characteristics Graphs | | | 33.0 | Packaging Information | 315 | | | Vicrochip Web Site | | | Custo | omer Change Notification Service | 347 | | | omer Support | 347 | | D | and Indontification Countries | 240 | ### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: #### http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000). #### Errata An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - · Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. #### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. #### Referenced Sources This device data sheet is based on the following individual chapters of the "PIC32 Family Reference Manual". These documents should be considered as the general reference for the operation of a particular module or device feature. Note: To access the following documents, refer to the *Documentation > Reference Manuals* section of the Microchip PIC32 website: http://www.microchip.com/pic32 - Section 1. "Introduction" (DS60001127) - Section 2. "CPU" (DS60001113) - Section 3. "Memory Organization" (DS60001115) - Section 5. "Flash Program Memory" (DS60001121) - Section 6. "Oscillator Configuration" (DS60001112) - Section 7. "Resets" (DS60001118) - Section 8. "Interrupt Controller" (DS60001108) - Section 9. "Watchdog Timer and Power-up Timer" (DS60001114) - Section 10. "Power-Saving Features" (DS60001130) - Section 12. "I/O Ports" (DS60001120) - Section 13. "Parallel Master Port (PMP)" (DS60001128) - Section 14. "Timers" (DS60001105) - Section 15. "Input Capture" (DS60001122) - Section 16. "Output Compare" (DS60001111) - Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS60001104) - Section 19. "Comparator" (DS60001110) - Section 20. "Comparator Voltage Reference (CVREF)" (DS60001109) - Section 21. "Universal Asynchronous Receiver Transmitter (UART)" (DS60001107) - Section 23. "Serial Peripheral Interface (SPI)" (DS60001106) - Section 24. "Inter-Integrated Circuit (I<sup>2</sup>C)" (DS60001116) - Section 27. "USB On-The-Go (OTG)" (DS60001126) - Section 29. "Real-Time Clock and Calendar (RTCC)" (DS60001125) - Section 31. "Direct Memory Access (DMA) Controller" (DS60001117) - Section 32. "Configuration" (DS60001124) - Section 33. "Programming and Diagnostics" (DS60001129) - Section 37. "Charge Time Measurement Unit (CTMU)" (DS60001167) ### 1.0 DEVICE OVERVIEW Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to documents listed in the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). This document contains device-specific information for PIC32MX1XX/2XX 28/36/44-pin Family of devices. Figure 1-1 illustrates a general block diagram of the core and peripheral modules in the PIC32MX1XX/2XX 28/36/44-pin Family of devices. Table 1-1 lists the functions of the various pins shown in the pinout diagrams. FIGURE 1-1: BLOCK DIAGRAM TABLE 1-1: PINOUT I/O DESCRIPTIONS | | Pin Number <sup>(1)</sup> | | | | | | | |----------|---------------------------|-----------------------------------|-------------------|---------------------------------|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | 28-pin<br>QFN | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description | | AN0 | 27 | 2 | 33 | 19 | I | Analog | Analog input channels. | | AN1 | 28 | 3 | 34 | 20 | I | Analog | | | AN2 | 1 | 4 | 35 | 21 | 1 | Analog | | | AN3 | 2 | 5 | 36 | 22 | ı | Analog | | | AN4 | 3 | 6 | 1 | 23 | I | Analog | | | AN5 | 4 | 7 | 2 | 24 | ı | Analog | | | AN6 | _ | _ | 3 | 25 | ı | Analog | | | AN7 | _ | _ | 4 | 26 | | Analog | | | AN8 | _ | _ | _ | 27 | ı | Analog | | | AN9 | 23 | 26 | 29 | 15 | | Analog | | | AN10 | 22 | 25 | 28 | 14 | ı | Analog | | | AN11 | 21 | 24 | 27 | 11 | ı | Analog | | | ANI40 | 20(2) | 23 <sup>(2)</sup> | 26 <sup>(2)</sup> | 10 <sup>(2)</sup> | , | A 1 | | | AN12 | 20(2) | 23(2) | 11(3) | 36 <sup>(3)</sup> | † ' | Analog | | | CLKI | 6 | 9 | 7 | 30 | I | ST/CMOS | External clock source input. Always associated with OSC1 pin function. | | CLKO | 7 | 10 | 8 | 31 | 0 | _ | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. Always associated with OSC2 pin function. | | OSC1 | 6 | 9 | 7 | 30 | I | ST/CMOS | Oscillator crystal input. ST buffer when configured in RC mode; CMOS otherwise. | | OSC2 | 7 | 10 | 8 | 31 | 0 | _ | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. | | SOSCI | 8 | 11 | 9 | 33 | I | ST/CMOS | 32.768 kHz low-power oscillator crystal input; CMOS otherwise. | | SOSCO | 9 | 12 | 10 | 34 | 0 | _ | 32.768 kHz low-power oscillator crystal output. | | REFCLKI | PPS | PPS | PPS | PPS | 1 | ST | Reference Input Clock | | REFCLKO | PPS | PPS | PPS | PPS | 0 | _ | Reference Output Clock | | IC1 | PPS | PPS | PPS | PPS | - 1 | ST | Capture Inputs 1-5 | | IC2 | PPS | PPS | PPS | PPS | I | ST | | | IC3 | PPS | PPS | PPS | PPS | I | ST | | | IC4 | PPS | PPS | PPS | PPS | I | ST | | | IC5 | PPS | PPS | PPS | PPS | I | ST | | **Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input PPS = Peripheral Pin Select P = Power TTL = TTL input buffer O = Output I=Input Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability. — = N/A 2: Pin number for PIC32MX1XX devices only. **TABLE 1-1:** PINOUT I/O DESCRIPTIONS (CONTINUED) | IABLE 1-1 | | Pin Nu | | 10.10 (00 | | | | |-----------|-------------------|-----------------------------------|-------------------|---------------------------------|-------------|----------------|-----------------------------------| | Pin Name | 28-pin<br>QFN | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description | | OC1 | PPS | PPS | PPS | PPS | 0 | _ | Output Compare Output 1 | | OC2 | PPS | PPS | PPS | PPS | 0 | _ | Output Compare Output 2 | | OC3 | PPS | PPS | PPS | PPS | 0 | | Output Compare Output 3 | | OC4 | PPS | PPS | PPS | PPS | 0 | | Output Compare Output 4 | | OC5 | PPS | PPS | PPS | PPS | 0 | _ | Output Compare Output 5 | | OCFA | PPS | PPS | PPS | PPS | Ι | ST | Output Compare Fault A Input | | OCFB | PPS | PPS | PPS | PPS | ı | ST | Output Compare Fault B Input | | INT0 | 13 | 16 | 17 | 43 | ı | ST | External Interrupt 0 | | INT1 | PPS | PPS | PPS | PPS | ı | ST | External Interrupt 1 | | INT2 | PPS | PPS | PPS | PPS | ı | ST | External Interrupt 2 | | INT3 | PPS | PPS | PPS | PPS | I | ST | External Interrupt 3 | | INT4 | PPS | PPS | PPS | PPS | ı | ST | External Interrupt 4 | | RA0 | 27 | 2 | 33 | 19 | 1/0 | ST | PORTA is a bidirectional I/O port | | RA1 | 28 | 3 | 34 | 20 | 1/0 | ST | <u>'</u> | | RA2 | 6 | 9 | 7 | 30 | 1/0 | ST | † | | RA3 | 7 | 10 | 8 | 31 | 1/0 | ST | | | RA4 | 9 | 12 | 10 | 34 | 1/0 | ST | | | RA7 | _ | _ | _ | 13 | 1/0 | ST | | | RA8 | _ | _ | _ | 32 | 1/0 | ST | † | | RA9 | _ | _ | _ | 35 | 1/0 | ST | † | | RA10 | _ | _ | _ | 12 | 1/0 | ST | † | | RB0 | 1 | 4 | 35 | 21 | 1/0 | ST | PORTB is a bidirectional I/O port | | RB1 | 2 | 5 | 36 | 22 | 1/0 | ST | † | | RB2 | 3 | 6 | 1 | 23 | 1/0 | ST | † | | RB3 | 4 | 7 | 2 | 24 | 1/0 | ST | 1 | | RB4 | 8 | 11 | 9 | 33 | 1/0 | ST | 1 | | RB5 | 11 | 14 | 15 | 41 | 1/0 | ST | 1 | | RB6 | 12 <sup>(2)</sup> | 15 <sup>(2)</sup> | 16 <sup>(2)</sup> | 42(2) | I/O | ST | 1 | | RB7 | 13 | 16 | 17 | 43 | 1/0 | ST | <b>†</b> | | RB8 | 14 | 17 | 18 | 44 | 1/0 | ST | <b>†</b> | | RB9 | 15 | 18 | 19 | 1 | 1/0 | ST | ] | | RB10 | 18 | 21 | 24 | 8 | 1/0 | ST | ] | | RB11 | 19 | 22 | 25 | 9 | 1/0 | ST | ] | | RB12 | 20(2) | 23 <sup>(2)</sup> | 26 <sup>(2)</sup> | 10 <sup>(2)</sup> | 1/0 | ST | ] | | RB13 | 21 | 24 | 27 | 11 | 1/0 | ST | ] | | RB14 | 22 | 25 | 28 | 14 | 1/0 | ST | ] | | RB15 | 23 | 26 | 29 | 15 | 1/0 | ST | | **Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input P = Power TTL = TTL input buffer O = Output I=Input --=N/A 2: Pin number for PIC32MX1XX devices only. PPS = Peripheral Pin Select Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability. TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) | | | Pin Nu | | , | | , | | |----------|---------------|-----------------------------------|----------------|---------------------------------|-------------|----------------|------------------------------------------------| | Pin Name | 28-pin<br>QFN | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description | | RC0 | | _ | 3 | 25 | 1/0 | ST | PORTC is a bidirectional I/O port | | RC1 | 1 | _ | 4 | 26 | 1/0 | ST | | | RC2 | _ | _ | _ | 27 | 1/0 | ST | | | RC3 | _ | _ | 11 | 36 | 1/0 | ST | <u> </u> | | RC4 | _ | _ | _ | 37 | 1/0 | ST | <u> </u> | | RC5 | _ | _ | _ | 38 | 1/0 | ST | <u> </u> | | RC6 | _ | _ | | 2 | 1/0 | ST | | | RC7 | | _ | - | 3 | 1/0 | ST | | | RC8 | _ | _ | | 4 | 1/0 | ST | | | RC9 | _ | _ | 20 | 5 | 1/0 | ST | | | T1CK | 9 | 12 | 10 | 34 | ı | ST | Timer1 external clock input | | T2CK | PPS | PPS | PPS | PPS | ı | ST | Timer2 external clock input | | T3CK | PPS | PPS | PPS | PPS | | ST | Timer3 external clock input | | T4CK | PPS | PPS | PPS | PPS | | ST | Timer4 external clock input | | T5CK | PPS | PPS | PPS | PPS | ı | ST | Timer5 external clock input | | U1CTS | PPS | PPS | PPS | PPS | I | ST | UART1 clear to send | | U1RTS | PPS | PPS | PPS | PPS | 0 | 1 | UART1 ready to send | | U1RX | PPS | PPS | PPS | PPS | _ | ST | UART1 receive | | U1TX | PPS | PPS | PPS | PPS | 0 | | UART1 transmit | | U2CTS | PPS | PPS | PPS | PPS | I | ST | UART2 clear to send | | U2RTS | PPS | PPS | PPS | PPS | 0 | | UART2 ready to send | | U2RX | PPS | PPS | PPS | PPS | | ST | UART2 receive | | U2TX | PPS | PPS | PPS | PPS | 0 | _ | UART2 transmit | | SCK1 | 22 | 25 | 28 | 14 | I/O | ST | Synchronous serial clock input/output for SPI1 | | SDI1 | PPS | PPS | PPS | PPS | I | ST | SPI1 data in | | SDO1 | PPS | PPS | PPS | PPS | 0 | _ | SPI1 data out | | SS1 | PPS | PPS | PPS | PPS | 1/0 | ST | SPI1 slave synchronization or frame pulse I/O | | SCK2 | 23 | 26 | 29 | 15 | 1/0 | ST | Synchronous serial clock input/output for SPI2 | | SDI2 | PPS | PPS | PPS | PPS | I | ST | SPI2 data in | | SDO2 | PPS | PPS | PPS | PPS | 0 | | SPI2 data out | | SS2 | PPS | PPS | PPS | PPS | 1/0 | ST | SPI2 slave synchronization or frame pulse I/O | | SCL1 | 14 | 17 | 18 | 44 | I/O | ST | Synchronous serial clock input/output for I2C1 | **Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer Analog = Analog input O = Output P = Power I=Input Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability. PPS = Peripheral Pin Select — = N/A 2: Pin number for PIC32MX1XX devices only. TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) | | | Pin Nu | | • | | , | | |----------|-------------------|-----------------------------------|-------------------|---------------------------------|-------------|----------------|------------------------------------------------| | Pin Name | 28-pin<br>QFN | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description | | SDA1 | 15 | 18 | 19 | 1 | 1/0 | ST | Synchronous serial data input/output for I2C1 | | SCL2 | 4 | 7 | 2 | 24 | 1/0 | ST | Synchronous serial clock input/output for I2C2 | | SDA2 | 3 | 6 | 1 | 23 | 1/0 | ST | Synchronous serial data input/output for I2C2 | | TMO | 19 <sup>(2)</sup> | 22 <sup>(2)</sup> | 25 <sup>(2)</sup> | 40 | | ОТ | ITA O Test we also sale at vive | | TMS | 11(3) | 14(3) | 15 <sup>(3)</sup> | 12 | | ST | JTAG Test mode select pin | | TCK | 14 | 17 | 18 | 13 | I | ST | JTAG test clock input pin | | TDI | 13 | 16 | 17 | 35 | 0 | | JTAG test data input pin | | TDO | 15 | 18 | 19 | 32 | 0 | _ | JTAG test data output pin | | RTCC | 4 | 7 | 2 | 24 | 0 | ST | Real-Time Clock alarm output | | CVREF- | 28 | 3 | 34 | 20 | ı | Analog | Comparator Voltage Reference (low) | | CVREF+ | 27 | 2 | 33 | 19 | I | Analog | Comparator Voltage Reference (high) | | CVREFOUT | 22 | 25 | 28 | 14 | 0 | Analog | Comparator Voltage Reference output | | C1INA | 4 | 7 | 2 | 24 | | Analog | Comparator Inputs | | C1INB | 3 | 6 | 1 | 23 | I | Analog | | | C1INC | 2 | 5 | 36 | 22 | I | Analog | | | C1IND | 1 | 4 | 35 | 21 | I | Analog | | | C2INA | 2 | 5 | 36 | 22 | ı | Analog | | | C2INB | 1 | 4 | 35 | 21 | I | Analog | | | C2INC | 4 | 7 | 2 | 24 | I | Analog | | | C2IND | 3 | 6 | 1 | 23 | | Analog | | | C3INA | 23 | 26 | 29 | 15 | | Analog | | | C3INB | 22 | 25 | 28 | 14 | | Analog | | | C3INC | 27 | 2 | 33 | 19 | 1 | Analog | | | C3IND | 1 | 4 | 35 | 21 | 1 | Analog | | | C1OUT | PPS | PPS | PPS | PPS | 0 | _ | Comparator Outputs | | C2OUT | PPS | PPS | PPS | PPS | 0 | | | | C3OUT | PPS | PPS | PPS | PPS | 0 | | | Legend: CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer Analog = Analog input P = Power O = Output I = Input PPS = Peripheral Pin Select — = N/A Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability. 2: Pin number for PIC32MX1XX devices only. TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) | IABLE 1-1 | | Pin Nu | | , - | | , | | |--------------|----------------------------------------|---------------------------------------|----------------------------------------|----------------------------------------|-------------|----------------|-------------------------------------------------------------------------------------------| | Pin Name | 28-pin<br>QFN | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description | | РМА0 | 7 | 10 | 8 | 3 | 1/0 | TTL/ST | Parallel Master Port Address bit 0 input (Buffered Slave modes) and output (Master modes) | | PMA1 | 9 | 12 | 10 | 2 | 1/0 | TTL/ST | Parallel Master Port Address bit 1 input (Buffered Slave modes) and output (Master modes) | | PMA2 | | _ | _ | 27 | 0 | _ | Parallel Master Port address | | PMA3 | | _ | _ | 38 | 0 | _ | (Demultiplexed Master modes) | | PMA4 | | _ | _ | 37 | 0 | _ | | | PMA5 | | _ | _ | 4 | 0 | _ | | | PMA6 | | _ | _ | 5 | 0 | _ | | | PMA7 | | _ | | 13 | 0 | _ | | | PMA8 | | _ | | 32 | 0 | _ | | | PMA9 | | _ | | 35 | 0 | _ | 1 | | PMA10 | | _ | | 12 | 0 | _ | 1 | | PMCS1 | 23 | 26 | 29 | 15 | 0 | _ | Parallel Master Port Chip Select 1 strobe | | PMD0 | 20 <sup>(2)</sup> | 23 <sup>(2)</sup><br>4 <sup>(3)</sup> | 26 <sup>(2)</sup><br>35 <sup>(3)</sup> | 10 <sup>(2)</sup><br>21 <sup>(3)</sup> | 1/0 | TTL/ST | Parallel Master Port data (Demultiplexed Master mode) or address/data | | PMD1 | 19 <sup>(2)</sup> | 22 <sup>(2)</sup><br>5 <sup>(3)</sup> | 25 <sup>(2)</sup><br>36 <sup>(3)</sup> | 9 <sup>(2)</sup> | 1/0 | TTL/ST | (Multiplexed Master modes) | | PMD2 | 18 <sup>(2)</sup><br>3 <sup>(3)</sup> | 21 <sup>(2)</sup><br>6 <sup>(3)</sup> | 24 <sup>(2)</sup> | 8 <sup>(2)</sup><br>23 <sup>(3)</sup> | 1/0 | TTL/ST | | | PMD3 | 15 | 18 | 19 | 1 | 1/0 | TTI (CT | 1 | | | | | | | 1/0 | TTL/ST | - | | PMD4<br>PMD5 | 14<br>13 | 17 | 18 | 44 | 1/0 | TTL/ST | - | | PMD6 | 12 <sup>(2)</sup> | 16<br>15 <sup>(2)</sup> | 17<br>16 <sup>(2)</sup> | 43<br>42 <sup>(2)</sup> | 1/0 | TTL/ST | - | | | 28(3) | 3(3) | 34(3) | 20(3) | 1/0 | TTL/ST | | | PMD7 | 11 <sup>(2)</sup><br>27 <sup>(3)</sup> | 14 <sup>(2)</sup><br>2 <sup>(3)</sup> | 15 <sup>(2)</sup><br>33 <sup>(3)</sup> | 41 <sup>(2)</sup><br>19 <sup>(3)</sup> | 1/0 | TTL/ST | | | PMRD | 21 | 24 | 27 | 11 | 0 | _ | Parallel Master Port read strobe | | PMWR | 22 <sup>(2)</sup><br>4 <sup>(3)</sup> | 25 <sup>(2)</sup> 7 <sup>(3)</sup> | 28 <sup>(2)</sup> | 14 <sup>(2)</sup><br>24 <sup>(3)</sup> | 0 | _ | Parallel Master Port write strobe | | VBUS | 12 <sup>(3)</sup> | 15(3) | 16(3) | 42(3) | 1 | Analog | USB bus power monitor | | VUSB3V3 | 20 <sup>(3)</sup> | 23(3) | 26 <sup>(3)</sup> | 10 <sup>(3)</sup> | P | | USB internal transceiver supply. This pin must be connected to VDD. | | VBUSON | 22 <sup>(3)</sup> | 25 <sup>(3)</sup> | 28 <sup>(3)</sup> | 14 <sup>(3)</sup> | 0 | _ | USB Host and OTG bus power control output | | D+ | 18 <sup>(3)</sup> | 21 <sup>(3)</sup> | 24(3) | 8(3) | 1/0 | Analog | USB D+ | | D- | 19 <sup>(3)</sup> | 22 <sup>(3)</sup> | 25 <sup>(3)</sup> | 9(3) | 1/0 | Analog | USB D- | | | | 1 | | l | 1 | | I . | **Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input O = Output P = Power I=Input TTL = TTL input buffer PPS = Peripheral Pin Select — = N/A Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability. 2: Pin number for PIC32MX1XX devices only. TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) | | | Pin Nu | | • | | , | | |----------|----------------------------------------|---------------------------------------|----------------------------------------|----------------------------------------|-------------|----------------|-------------------------------------------------------------------------| | Pin Name | 28-pin<br>QFN | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description | | USBID | 11(3) | 14(3) | 15 <sup>(3)</sup> | 41(3) | I | ST | USB OTG ID detect | | CTED1 | 27 | 2 | 33 | 19 | 1 | ST | CTMU External Edge Input | | CTED2 | 28 | 3 | 34 | 20 | 1 | ST | 1 | | CTED3 | 13 | 16 | 17 | 43 | 1 | ST | | | CTED4 | 15 | 18 | 19 | 1 | 1 | ST | | | CTED5 | 22 | 25 | 28 | 14 | 1 | ST | 1 | | CTED6 | 23 | 26 | 29 | 15 | - 1 | ST | | | CTED7 | _ | _ | 20 | 5 | 1 | ST | 1 | | CTED8 | _ | _ | _ | 13 | 1 | ST | 1 | | CTED9 | 9 | 12 | 10 | 34 | I | ST | | | CTED10 | 14 | 17 | 18 | 44 | I | ST | | | CTED11 | 18 | 21 | 24 | 8 | 1 | ST | 1 | | CTED12 | 2 | 5 | 36 | 22 | - 1 | ST | | | CTED13 | 3 | 6 | 1 | 23 | 1 | ST | 1 | | CTPLS | 21 | 24 | 27 | 11 | 0 | _ | CTMU Pulse Output | | PGED1 | 1 | 4 | 35 | 21 | 1/0 | ST | Data I/O pin for Programming/Debugging Communication Channel 1 | | PGEC1 | 2 | 5 | 36 | 22 | I | ST | Clock input pin for<br>Programming/Debugging<br>Communication Channel 1 | | PGED2 | 18 | 21 | 24 | 8 | 1/0 | ST | Data I/O pin for Programming/Debugging Communication Channel 2 | | PGEC2 | 19 | 22 | 25 | 9 | I | ST | Clock input pin for<br>Programming/Debugging<br>Communication Channel 2 | | PGED3 | 11 <sup>(2)</sup><br>27 <sup>(3)</sup> | 14 <sup>(2)</sup><br>2 <sup>(3)</sup> | 15 <sup>(2)</sup><br>33 <sup>(3)</sup> | 41 <sup>(2)</sup><br>19 <sup>(3)</sup> | 1/0 | ST | Data I/O pin for Programming/Debugging Communication Channel 3 | | PGEC3 | 12 <sup>(2)</sup><br>28 <sup>(3)</sup> | 15 <sup>(2)</sup><br>3 <sup>(3)</sup> | 16 <sup>(2)</sup><br>34 <sup>(3)</sup> | 42 <sup>(2)</sup><br>20 <sup>(3)</sup> | ı | ST | Clock input pin for Programming/<br>Debugging Communication Channel 3 | | PGED4 | _ | _ | 3 | 12 | 1/0 | ST | Data I/O pin for Programming/Debugging<br>Communication Channel 4 | | PGEC4 | _ | _ | 4 | 13 | I | ST | Clock input pin for Programming/<br>Debugging Communication Channel 4 | Legend: CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer Analog O = O PPS = Analog = Analog input P = Power O = Output I = Input PPS = Peripheral Pin Select — = N/A Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability. 2: Pin number for PIC32MX1XX devices only. 3: Pin number for PIC32MX2XX devices only. TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) | | | Pin Nu | mber <sup>(1)</sup> | | | | | |----------|---------------|-----------------------------------|---------------------|---------------------------------|-------------|----------------|--------------------------------------------------------------------------------------| | Pin Name | 28-pin<br>QFN | 28-pin<br>SSOP/<br>SPDIP/<br>SOIC | 36-pin<br>VTLA | 44-pin<br>QFN/<br>TQFP/<br>VTLA | Pin<br>Type | Buffer<br>Type | Description | | MCLR | 26 | 1 | 32 | 18 | I/P | ST | Master Clear (Reset) input. This pin is an active-low Reset to the device. | | AVDD | 25 | 28 | 31 | 17 | Р | _ | Positive supply for analog modules. This pin must be connected at all times. | | AVss | 24 | 27 | 30 | 16 | Р | _ | Ground reference for analog modules | | VDD | 10 | 13 | 5, 13, 14,<br>23 | 28, 40 | Р | _ | Positive supply for peripheral logic and I/O pins | | VCAP | 17 | 20 | 22 | 7 | Р | _ | CPU logic filter capacitor connection | | Vss | 5, 16 | 8, 19 | 6, 12, 21 | 6, 29, 39 | Р | _ | Ground reference for logic and I/O pins.<br>This pin must be connected at all times. | | VREF+ | 27 | 2 | 33 | 19 | I | Analog | Analog voltage reference (high) input | | VREF- | 28 | 3 | 34 | 20 | I | Analog | Analog voltage reference (low) input | **Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer Analog = Analog input P = Power O = Output I = Input --=N/A PPS = Peripheral Pin Select Note 1: Pin numbers are provided for reference only. See the "Pin Diagrams" section for device pin availability. 2: Pin number for PIC32MX1XX devices only. 3: Pin number for PIC32MX2XX devices only. # 2.0 GUIDELINES FOR GETTING STARTED WITH 32-BIT MCUs Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the documents listed in the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). #### 2.1 Basic Connection Requirements Getting started with the PIC32MX1XX/2XX 28/36/44-pin Family of 32-bit Microcontrollers (MCUs) requires attention to a minimal set of device pin connections before proceeding with development. The following is a list of pin names, which must always be connected: - All VDD and VSS pins (see 2.2 "Decoupling Capacitors") - All AVDD and AVSS pins, even if the ADC module is not used (see 2.2 "Decoupling Capacitors") - VCAP pin (see 2.3 "Capacitor on Internal Voltage Regulator (VCAP)") - MCLR pin (see 2.4 "Master Clear (MCLR) Pin") - PGECx/PGEDx pins, used for In-Circuit Serial Programming™ (ICSP™) and debugging purposes (see 2.5 "ICSP Pins") - OSC1 and OSC2 pins, when external oscillator source is used (see 2.7 "External Oscillator Pins") The following pins may be required: VREF+/VREF- pins – used when external voltage reference for the ADC module is implemented Note: The AVDD and AVSS pins must be connected, regardless of ADC use and the ADC voltage reference source. #### 2.2 Decoupling Capacitors The use of decoupling capacitors on power supply pins, such as VDD, VSS, AVDD and AVSS is required. See Figure 2-1. Consider the following criteria when using decoupling capacitors: - Value and type of capacitor: A value of 0.1 µF (100 nF), 10-20V is recommended. The capacitor should be a low Equivalent Series Resistance (low-ESR) capacitor and have resonance frequency in the range of 20 MHz and higher. It is further recommended that ceramic capacitors be used. - Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended that the capacitors be placed on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is within onequarter inch (6 mm) in length. - Handling high frequency noise: If the board is experiencing high frequency noise, upward of tens of MHz, add a second ceramic-type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01 µF to 0.001 µF. Place this second capacitor next to the primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible. For example, 0.1 µF in parallel with 0.001 µF. - Maximizing performance: On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum thereby reducing PCB track inductance. ## FIGURE 2-1: RECOMMENDED MINIMUM CONNECTION Note 1: If the USB module is not used, this pin must be connected to VDD. 2: As an option, instead of a hard-wired connection, an inductor (L1) can be substituted between VDD and AVDD to improve ADC noise rejection. The inductor impedance should be less than 3Ω and the inductor capacity greater than 10 mA. Where: $$f= rac{FCNV}{2}$$ (i.e., ADC conversion rate/2) $$f= rac{1}{(2\pi\sqrt{LC})}$$ $L=\left( rac{1}{(2\pi f\sqrt{C})} ight)^2$ Aluminum or electrolytic capacitors should not be used. ESR ≤ 3Ω from -40°C to 125°C @ SYSCLK frequency (i.e., MIPS). #### 2.2.1 BULK CAPACITORS The use of a bulk capacitor is recommended to improve power supply stability. Typical values range from 4.7 $\mu$ F to 47 $\mu$ F. This capacitor should be located as close to the device as possible. # 2.3 Capacitor on Internal Voltage Regulator (VCAP) #### 2.3.1 INTERNAL REGULATOR MODE A low-ESR (3 ohm) capacitor is required on the VCAP pin, which is used to stabilize the internal voltage regulator output. The VCAP pin must not be connected to VDD, and must have a CEFC capacitor, with at least a 6V rating, connected to ground. The type can be ceramic or tantalum. Refer to 30.0 "Electrical Characteristics" for additional information on CEFC specifications. #### 2.4 Master Clear (MCLR) Pin The MCLR pin provides two specific device functions: - · Device Reset - · Device programming and debugging Pulling The MCLR pin low generates a device Reset. Figure 2-2 illustrates a typical MCLR circuit. During device programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the MCLR pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R and C will need to be adjusted based on the application and PCB requirements. For example, as illustrated in Figure 2-2, it is recommended that the capacitor C, be isolated from the MCLR pin during programming and debugging operations. Place the components illustrated in Figure 2-2 within one-quarter inch (6 mm) from the MCLR pin. # FIGURE 2-2: EXAMPLE OF MCLR PIN CONNECTIONS Note 1: 470Ω ≤ R1 ≤ 1Ω will limit any current flowing into MCLR from the external capacitor C, in the event of MCLR pin breakdown, due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). Ensure that the MCLR pin VIH and VIL specifications are met without interfering with the Debug/Programmer tools. - 2: The capacitor can be sized to prevent unintentional Resets from brief glitches or to extend the device Reset period during POR. - No pull-ups or bypass capacitors are allowed on active debug/program PGECx/PGEDx pins. #### 2.5 ICSP Pins The PGECx and PGEDx pins are used for ICSP and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms. Pull-up resistors, series diodes and capacitors on the PGECx and PGEDx pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input low (VIL) requirements. Ensure that the "Communication Channel Select" (i.e., PGECx/PGEDx pins) programmed into the device matches the physical connections for the ICSP to MPLAB® ICD 3 or MPLAB REAL ICE™. For more information on ICD 3 and REAL ICE connection requirements, refer to the following documents that are available on the Microchip web site: - "Using MPLAB® ICD 3" (poster) (DS50001765) - "MPLAB® ICD 3 Design Advisory" (DS50001764) - "MPLAB® REAL ICE™ In-Circuit Debugger User's Guide" (DS50001616) - "Using MPLAB® REAL ICE™ Emulator" (poster) (DS50001749) #### 2.6 JTAG The TMS, TDO, TDI and TCK pins are used for testing and debugging according to the Joint Test Action Group (JTAG) standard. It is recommended to keep the trace length between the JTAG connector and the JTAG pins on the device as short as possible. If the JTAG connector is expected to experience an ESD event, a series resistor is recommended with the value in the range of a few tens of Ohms, not to exceed 100 Ohms. Pull-up resistors, series diodes and capacitors on the TMS, TDO, TDI and TCK pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (ViH) and input low (VIL) requirements. #### 2.7 External Oscillator Pins Many MCUs have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator (refer to **Section 8.0 "Oscillator Configuration"** for details). The oscillator circuit should be placed on the same side of the board as the device. Also, place the oscillator circuit close to the respective oscillator pins, not exceeding one-half inch (12 mm) distance between them. The load capacitors should be placed next to the oscillator itself, on the same side of the board. Use a grounded copper pour around the oscillator circuit to isolate them from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed. A suggested layout is illustrated in Figure 2-3. FIGURE 2-3: SUGGESTED OSCILLATOR CIRCUIT PLACEMENT #### 2.8 Unused I/Os Unused I/O pins should not be allowed to float as inputs. They can be configured as outputs and driven to a logic-low state. Alternatively, inputs can be reserved by connecting the pin to Vss through a 1k to 10k resistor and configuring the pin as an input. ## 2.8.1 CRYSTAL OSCILLATOR DESIGN CONSIDERATION The following example assumptions are used to calculate the Primary Oscillator loading capacitor values: - CIN = PIC32 OSC2 Pin Capacitance = ~4-5 pF - COUT = PIC32 OSC1 Pin Capacitance = ~4-5 pF - C1 and C2 = XTAL manufacturing recommended loading capacitance - Estimated PCB stray capacitance, (i.e.,12 mm length) = 2.5 pF ## EXAMPLE 2-1: CRYSTAL LOAD CAPACITOR CALCULATION ``` Crystal manufacturer recommended: CI = C2 = 15 pF Therefore: CLOAD = \{([CIN + CI] * [COUT + C2]) / [CIN + CI + C2 + COUT]\} + estimated oscillator PCB stray capacitance = \{([5 + 15][5 + 15]) / [5 + 15 + 15 + 5]\} + 2.5 pF = \{([20][20]) / [40]\} + 2.5 = 10 + 2.5 = 12.5 pF Rounded to the nearest standard value or 12 pF in this example for Primary Oscillator crystals "C1" and "C2". ``` The following tips are used to increase oscillator gain, (i.e., to increase peak-to-peak oscillator signal): - Select a crystal with a lower "minimum" power drive rating - Select an crystal oscillator with a lower XTAL manufacturing "ESR" rating. - Add a parallel resistor across the crystal. The smaller the resistor value the greater the gain. It is recommended to stay in the range of 600k to 1M - C1 and C2 values also affect the gain of the oscillator. The lower the values, the higher the gain. - C2/C1 ratio also affects gain. To increase the gain, make C1 slightly smaller than C2, which will also help start-up performance. Note: Do not add excessive gain such that the oscillator signal is clipped, flat on top of the sine wave. If so, you need to reduce the gain or add a series resistor, RS, as shown in circuit "C" in Figure 2-4. Failure to do so will stress and age the crystal, which can result in an early failure. Adjust the gain to trim the max peak-to-peak to ~VDD-0.6V. When measuring the oscillator signal you must use a FET scope probe or a probe with ≤ 1.5 pF or the scope probe itself will unduly change the gain and peak-to-peak levels. #### 2.8.1.1 Additional Microchip References - AN588 "PICmicro® Microcontroller Oscillator Design Guide" - AN826 "Crystal Oscillator Basics and Crystal Selection for rfPIC™ and PICmicro® Devices" - AN849 "Basic PICmicro® Oscillator Design" # FIGURE 2-4: PRIMARY CRYSTAL OSCILLATOR CIRCUIT RECOMMENDATIONS # 2.9 Typical Application Connection Examples Examples of typical application connections are shown in Figure 2-5 and Figure 2-6. FIGURE 2-5: CAPACITIVE TOUCH SENSING WITH GRAPHICS APPLICATION #### FIGURE 2-6: AUDIO PLAYBACK APPLICATION # 2.10 Considerations When Interfacing To Remotely Powered Circuits #### 2.10.1 NON-5V TOLERANT INPUT PINS A quick review of the maximum rating section in the **Section 30.0 "Electrical Characteristics"** will indicate that the voltage on any non-5V tolerant pin should not exceed AVDD/VDD+0.3V. Figure 2-7 illustrates a remote circuit using an independent power source that is powered while connected to a PIC32 non-5V tolerant circuit which is not powered. FIGURE 2-7: REMOTE CIRCUIT WITH AN INDEPENDENT POWER SOURCE Without proper signal isolation on non-5V tolerant pins, the remote signal can power the PIC32 through the high side ESD protection diodes. This violates the maximum rating specification and can cause improper initialization of internal PIC32 logic circuits. In this case, it is recommended that users can implement a digital or analog signal isolation, as shown in Figure 2-8. FIGURE 2-8: DIGITAL AND ANALOG SIGNAL ISOLATION Digital signal isolators along with optional level translation examples are provided in Table 2-1. TABLE 2-1: EXAMPLES OF DIGITAL ISOLATORS WITH OPTIONAL LEVEL TRANSLATION | | Inductive Coupling | Capacitive Coupling | Optional Coupling | Analog/Digital Switch | |-----------------------------|--------------------|---------------------|-------------------|-----------------------| | ADuM7241 / 40 ARZ (1Mbps) | X | - | • | - | | ADuM7241 / 40 CRZ (25 Mbps) | X | • | ı | ı | | ISO721 | - | X | ı | i | | LTV-829S (2 Chan) | - | - | Х | | | LTV-849S (4 Chan) | - | - | - | - | | FSA266 / NC7WB66 | - | - | - | X | #### 2.10.2 5V-TOLERANT INPUT PINS The internal high-side diode on 5V-tolerant pins, rather than being connected to $V_{\rm DD}$ , are bussed to an internal floating node, as shown in Figure 2-9. Voltages on these pins, if VDD < 2.3V, should not exceed roughly 3.2V relative to PIC32 Vss. At 3.6V or above, it will violate the absolute maximum specification and impact the device reliability. If a remotely powered digital only signal can be guaranteed to always be $\leq$ 3.2V relative to PIC32 VSS, then a 5V-tolerant pin can be used without a digital isolator. This can be assumed when the following is applicable: - · No ground loop issue - The logic ground of the two circuits is not at the same absolute level - No remote logic low inputs are less than Vss 0.3V FIGURE 2-9: 5V-TOLERANT INPUT PINS BUSSED TO AN INTERNAL FLOATING NODE # 2.11 EMI/EMC/EFT (IEC 61000-4-4 and IEC 61000-4-2) Suppression Considerations The use of LDO regulators is preferred to reduce overall system noise and provide a cleaner power source. However, when utilizing switching Buck/Boost regulators as the local power source for PIC32 devices, as well as in electrically noisy environments or test conditions required for IEC 61000-4-4 and IEC 61000-4-2, users should evaluate the use of T-Filters (i.e., L-C-L) on the power pins, as shown in Figure 2-10. In addition to a more stable power source, using this type of T-Filter can greatly reduce susceptibility to EMI sources and events. FIGURE 2-10: EMI/EMC/EFT SUPPRESSION CIRCUIT | | TICSZIVIX IXXIZXX ZOISOI44-FIIV I AIVIILI | | | | | | | | | | |--------|-------------------------------------------|--|--|--|--|--|--|--|--|--| | NOTES: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### 3.0 CPU Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 2.** "CPU" (DS60001113), which is available from the *Documentation > Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). Resources for the MIPS32® M4K® Processor Core are available at: www.imgtec.com. The MIPS32® M4K® Processor Core is the heart of the PIC32MX1XX/2XX family processor. The CPU fetches instructions, decodes each instruction, fetches source operands, executes each instruction and writes the results of instruction execution to the destinations. #### 3.1 Features - 5-stage pipeline - · 32-bit address and data paths - MIPS32 Enhanced Architecture (Release 2) - Multiply-accumulate and multiply-subtract instructions - Targeted multiply instruction - Zero/One detect instructions - WAIT instruction - Conditional move instructions (MOVN, MOVZ) - Vectored interrupts - Programmable exception vector base - Atomic interrupt enable/disable - Bit field manipulation instructions - MIPS16e<sup>®</sup> code compression - 16-bit encoding of 32-bit instructions to improve code density - Special PC-relative instructions for efficient loading of addresses and constants - SAVE and RESTORE macro instructions for setting up and tearing down stack frames within subroutines - Improved support for handling 8 and 16-bit data types - Simple Fixed Mapping Translation (FMT) mechanism - · Simple dual bus interface - Independent 32-bit address and data buses - Transactions can be aborted to improve interrupt latency - · Autonomous multiply/divide unit - Maximum issue rate of one 32x16 multiply per clock - Maximum issue rate of one 32x32 multiply every other clock - Early-in iterative divide. Minimum 11 and maximum 33 clock latency (dividend (rs) sign extension-dependent) - Power control - Minimum frequency: 0 MHz - Low-Power mode (triggered by WAIT instruction) - Extensive use of local gated clocks - · EJTAG debug and instruction trace - Support for single stepping - Virtual instruction and data address/value - Breakpoints #### FIGURE 3-1: MIPS32® M4K® PROCESSOR CORE BLOCK DIAGRAM #### 3.2 Architecture Overview The MIPS32 M4K processor core contains several logic blocks working together in parallel, providing an efficient high-performance computing engine. The following blocks are included with the core: - · Execution Unit - Multiply/Divide Unit (MDU) - System Control Coprocessor (CP0) - Fixed Mapping Translation (FMT) - Dual Internal Bus interfaces - · Power Management - MIPS16e<sup>®</sup> Support - Enhanced JTAG (EJTAG) Controller #### 3.2.1 EXECUTION UNIT The MIPS32 M4K processor core execution unit implements a load/store architecture with single-cycle ALU operations (logical, shift, add, subtract) and an autonomous multiply/divide unit. The core contains thirty-two 32-bit General Purpose Registers (GPRs) used for integer operations and address calculation. The register file consists of two read ports and one write port and is fully bypassed to minimize operation latency in the pipeline. The execution unit includes: - 32-bit adder used for calculating the data address - Address unit for calculating the next instruction address - Logic for branch determination and branch target address calculation - · Load aligner - Bypass multiplexers used to avoid stalls when executing instruction streams where data producing instructions are followed closely by consumers of their results - Leading Zero/One detect unit for implementing the CLZ and CLO instructions - Arithmetic Logic Unit (ALU) for performing bitwise logical operations - · Shifter and store aligner #### 3.2.2 MULTIPLY/DIVIDE UNIT (MDU) The MIPS32 M4K processor core includes a Multiply/Divide Unit (MDU) that contains a separate pipeline for multiply and divide operations. This pipeline operates in parallel with the Integer Unit (IU) pipeline and does not stall when the IU pipeline stalls. This allows MDU operations to be partially masked by system stalls and/or other integer unit instructions. The high-performance MDU consists of a 32x16 booth recoded multiplier, result/accumulation registers (HI and LO), a divide state machine, and the necessary multiplexers and control logic. The first number shown ('32' of 32x16) represents the *rs* operand. The second number ('16' of 32x16) represents the *rt* operand. The PIC32 core only checks the value of the latter (*rt*) operand to determine how many times the operation must pass through the multiplier. The 16x16 and 32x16 operations pass through the multiplier once. A 32x32 operation passes through the multiplier twice. The MDU supports execution of one 16x16 or 32x16 multiply operation every clock cycle; 32x32 multiply operations can be issued every other clock cycle. Appropriate interlocks are implemented to stall the issuance of back-to-back 32x32 multiply operations. The multiply operand size is automatically determined by logic built into the MDU. Divide operations are implemented with a simple 1 bit per clock iterative algorithm. An early-in detection checks the sign extension of the dividend (*rs*) operand. If *rs* is 8 bits wide, 23 iterations are skipped. For a 16-bit wide *rs*, 15 iterations are skipped and for a 24-bit wide *rs*, 7 iterations are skipped. Any attempt to issue a subsequent MDU instruction while a divide is still active causes an IU pipeline stall until the divide operation is completed. Table 3-1 lists the repeat rate (peak issue rate of cycles until the operation can be reissued) and latency (number of cycles until a result is available) for the PIC32 core multiply and divide instructions. The approximate latency and repeat rates are listed in terms of pipeline clocks. TABLE 3-1: MIPS32® M4K® PROCESSOR CORE HIGH-PERFORMANCE INTEGER MULTIPLY/DIVIDE UNIT LATENCIES AND REPEAT RATES | Opcode | Operand Size (mul rt) (div rs) | Latency | Repeat Rate | |-------------------------|--------------------------------|---------|-------------| | MULT/MULTU, MADD/MADDU, | 16 bits | 1 | 1 | | MSUB/MSUBU | 32 bits | 2 | 2 | | MUL | 16 bits | 2 | 1 | | | 32 bits | 3 | 2 | | DIV/DIVU | 8 bits | 12 | 11 | | | 16 bits | 19 | 18 | | | 24 bits | 26 | 25 | | | 32 bits | 33 | 32 | The MIPS architecture defines that the result of a multiply or divide operation be placed in the HI and LO registers. Using the Move-From-HI (MFHI) and Move-From-LO (MFLO) instructions, these values can be transferred to the General Purpose Register file. In addition to the HI/LO targeted operations, the MIPS32® architecture also defines a multiply instruction, $\mathtt{MUL}$ , which places the least significant results in the primary register file instead of the HI/LO register pair. By avoiding the explicit $\mathtt{MFLO}$ instruction required when using the LO register, and by supporting multiple destination registers, the throughput of multiply-intensive operations is increased. Two other instructions, Multiply-Add (MADD) and Multiply-Subtract (MSUB), are used to perform the multiply-accumulate and multiply-subtract operations. The MADD instruction multiplies two numbers and then adds the product to the current contents of the HI and LO registers. Similarly, the ${\tt MSUB}$ instruction multiplies two operands and then subtracts the product from the HI and LO registers. The ${\tt MADD}$ and ${\tt MSUB}$ operations are commonly used in DSP algorithms. ## 3.2.3 SYSTEM CONTROL COPROCESSOR (CP0) In the MIPS architecture, CP0 is responsible for the virtual-to-physical address translation, the exception control system, the processor's diagnostics capability, the operating modes (Kernel, User and Debug) and whether interrupts are enabled or disabled. Configuration information, such as presence of options like MIPS16e, is also available by accessing the CP0 registers, listed in Table 3-2. TABLE 3-2: COPROCESSOR 0 REGISTERS | Register<br>Number | Register<br>Name | Function | |--------------------|-------------------------|--------------------------------------------------------------------------| | 0-6 | Reserved | Reserved in the PIC32MX1XX/2XX family core. | | 7 | HWREna | Enables access via the RDHWR instruction to selected hardware registers. | | 8 | BadVAddr <sup>(1)</sup> | Reports the address for the most recent address-related exception. | | 9 | Count <sup>(1)</sup> | Processor cycle count. | | 10 | Reserved | Reserved in the PIC32MX1XX/2XX family core. | | 11 | Compare <sup>(1)</sup> | Timer interrupt control. | | 12 | Status <sup>(1)</sup> | Processor status and control. | | 12 | IntCtl <sup>(1)</sup> | Interrupt system status and control. | | 12 | SRSCtl <sup>(1)</sup> | Shadow register set status and control. | | 12 | SRSMap <sup>(1)</sup> | Provides mapping from vectored interrupt to a shadow set. | | 13 | Cause <sup>(1)</sup> | Cause of last general exception. | | 14 | EPC <sup>(1)</sup> | Program counter at last exception. | | 15 | PRId | Processor identification and revision. | | 15 | EBASE | Exception vector base register. | | 16 | Config | Configuration register. | | 16 | Config1 | Configuration Register 1. | | 16 | Config2 | Configuration Register 2. | | 16 | Config3 | Configuration Register 3. | | 17-22 | Reserved | Reserved in the PIC32MX1XX/2XX family core. | | 23 | Debug <sup>(2)</sup> | Debug control and exception status. | | 24 | DEPC <sup>(2)</sup> | Program counter at last debug exception. | | 25-29 | Reserved | Reserved in the PIC32MX1XX/2XX family core. | | 30 | ErrorEPC <sup>(1)</sup> | Program counter at last error. | | 31 | DESAVE <sup>(2)</sup> | Debug handler scratchpad register. | Note 1: Registers used in exception processing. 2: Registers used during debug. Coprocessor 0 also contains the logic for identifying and managing exceptions. Exceptions can be caused by a variety of sources, including alignment errors in data, external events or program errors. Table 3-3 lists the exception types in order of priority. TABLE 3-3: MIPS32® M4K® PROCESSOR CORE EXCEPTION TYPES | Exception | Description | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------| | Reset | Assertion MCLR or a Power-on Reset (POR). | | DSS | EJTAG debug single step. | | DINT | EJTAG debug interrupt. Caused by the assertion of the external <i>EJ_DINT</i> input or by setting the EjtagBrk bit in the ECR register. | | NMI | Assertion of NMI signal. | | Interrupt | Assertion of unmasked hardware or software interrupt signal. | | DIB | EJTAG debug hardware instruction break matched. | | AdEL | Fetch address alignment error. Fetch reference to protected address. | | IBE | Instruction fetch bus error. | | DBp | EJTAG breakpoint (execution of SDBBP instruction). | | Sys | Execution of SYSCALL instruction. | | Вр | Execution of BREAK instruction. | | RI | Execution of a reserved instruction. | | CpU | Execution of a coprocessor instruction for a coprocessor that is not enabled. | | CEU | Execution of a Corextend instruction when Corextend is not enabled. | | Ov | Execution of an arithmetic instruction that overflowed. | | Tr | Execution of a trap (when trap condition is true). | | DDBL/DDBS | EJTAG Data Address Break (address only) or EJTAG data value break on store (address + value). | | AdEL | Load address alignment error. Load reference to protected address. | | AdES | Store address alignment error. Store to protected address. | | DBE | Load or store bus error. | | DDBL | EJTAG data hardware breakpoint matched in load data compare. | #### 3.3 Power Management The MIPS M4K processor core offers many power management features, including low-power design, active power management and power-down modes of operation. The core is a static design that supports slowing or Halting the clocks, which reduces system power consumption during Idle periods. ## 3.3.1 INSTRUCTION-CONTROLLED POWER MANAGEMENT The mechanism for invoking Power-Down mode is through execution of the WAIT instruction. For more information on power management, see Section 26.0 "Power-Saving Features". #### 3.4 EJTAG Debug Support The MIPS M4K processor core provides an Enhanced JTAG (EJTAG) interface for use in the software debug of application and kernel code. In addition to standard User mode and Kernel modes of operation, the M4K core provides a Debug mode that is entered after a debug exception (derived from a hardware breakpoint, single-step exception, etc.) is taken and continues until a Debug Exception Return (DERET) instruction is executed. During this time, the processor executes the debug exception handler routine. The EJTAG interface operates through the Test Access Port (TAP), a serial communication port used for transferring test data in and out of the core. In addition to the standard JTAG instructions, special instructions defined in the EJTAG specification define which registers are selected and how they are used. #### 4.0 MEMORY ORGANIZATION Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. For detailed information, refer to **Section 3.** "Memory Organization" (DS60001115), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). PIC32MX1XX/2XX 28/36/44-pin Family microcontrollers provide 4 GB unified virtual memory address space. All memory regions, including program, data memory, Special Function Registers (SFRs), and Configuration registers, reside in this address space at their respective unique addresses. The program and data memories can be optionally partitioned into user and kernel memories. In addition, the data memory can be made executable, allowing PIC32MX1XX/2XX 28/36/44-pin Family devices to execute from data memory. Key features include: - · 32-bit native data width - Separate User (KUSEG) and Kernel (KSEG0/KSEG1) mode address space - · Flexible program Flash memory partitioning - Flexible data RAM partitioning for data and program space - · Separate boot Flash memory for protected code - Robust bus exception handling to intercept runaway code - Simple memory mapping with Fixed Mapping Translation (FMT) unit - Cacheable (KSEG0) and non-cacheable (KSEG1) address regions # 4.1 PIC32MX1XX/2XX 28/36/44-pin Family Memory Layout PIC32MX1XX/2XX 28/36/44-pin Family microcontrollers implement two address schemes: virtual and physical. All hardware resources, such as program memory, data memory and peripherals, are located at their respective physical addresses. Virtual addresses are exclusively used by the CPU to fetch and execute instructions as well as access peripherals. Physical addresses are used by bus master peripherals, such as DMA and the Flash controller, that access memory independently of the CPU. The memory maps for the PIC32MX1XX/2XX 28/36/44-pin Family devices are illustrated in Figure 4-1 through Figure 4-6. Table 4-1 provides SFR memory map details. DS60001168L-page 46 TABLE 4-1: SFR MEMORY MAP | | Virtual A | ddress | |---------------------------|-----------|-----------------| | Peripheral | Base | Offset<br>Start | | Watchdog Timer | | 0x0000 | | RTCC | | 0x0200 | | Timer1-5 | | 0x0600 | | Input Capture 1-5 | | 0x2000 | | Output Compare 1-5 | | 0x3000 | | IC1 and IC2 | | 0x5000 | | SPI1 and SPI2 | | 0x5800 | | UART1 and UART2 | | 0x6000 | | PMP | | 0x7000 | | ADC | 0xBF80 | 0x9000 | | CVREF | | 0x9800 | | Comparator | | 0xA000 | | CTMU | | 0xA200 | | Oscillator | | 0xF000 | | Device and Revision ID | | 0xF220 | | Peripheral Module Disable | | 0xF240 | | Flash Controller | | 0xF400 | | Reset | | 0xF600 | | PPS | | 0xFA04 | | Interrupts | | 0x1000 | | Bus Matrix | | 0x2000 | | DMA | 0xBF88 | 0x3000 | | USB | | 0x5050 | | PORTA-PORTC | | 0x6000 | | Configuration | 0xBFC0 | 0x0BF0 | # 4.2 Bus Matrix Control Registers **BUS MATRIX REGISTER MAP** **TABLE 4-2**: | | IIA<br>steseЯ | 001F | 0041 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | XXXX | XXXX | 0000 | 0000 | ×××× | XXXX | 0000 | 0000 | |------------------|---------------------------------|---------------------------------------|-------------|-------|----------------|-------|----------------|-------|----------------|----------------|-------|--------------------------|----------------|----------------|------|-----------------|------------| | | 16/0 | BMXERRIS | | I | | 1 | | 1 | | | | | | | | | | | | 17/1 | BMXERRDS | BMXARB<2:0> | I | | 1 | | 1 | | | 40.40 | <01:615 | | | | | | | | 18/2 | BMXERRICD BMXERRDMA BMXERRDS BMXERRIS | BN | 1 | | 1 | | | | | 200 | BINIAPUPBA< 19:16 | | | | | | | | 19/3 | BMXERRICD | - | I | | _ | | _ | | | | | | | | | | | | 20/4 | BMXERRIXI | _ | 1 | BMXDKPBA<15:0> | 1 | | | | | | I | | | | | | | | 21/5 | 1 | Ι | I | | 1 | • | _ | | • | | l | • | | | ^ | ı | | Bits | 22/6 | 1 | BMXWSDRM | 1 | | I | BMXDUDBA<15.0> | - | BMXDUPBA<15:0> | BMXDRMSZ<31:0> | | 1 | BMXPUPBA<15:0> | BMXPFMSZ<31:0> | | BMXBOOTSZ<31:0> | | | | 23/7 | 1 | _ | _ | BM | - | | _ | BM) | | | 1 | BM. | BM | BMXE | | | | | 24/8 | I | _ | 1 | | 1 | | _ | | | | | | | | | | | | 25/9 | Ī | _ | 1 | | | | _ | | | | | | | | | | | | 26/10 | 1 | | 1 | | 1 | | _ | | | | l | | | | | | | | 27/11 | I | I | I | | 1 | | 1 | | | | | | | | | | | | 28/12 | I | Ι | 1 | | | | 1 | | | | l | | | | | | | | 29/13 | I | 1 | 1 | | 1 | | Ī | | | | 1 | | | | | | | | 30/14 | I | - | 1 | | 1 | | - | | | | 1 | | | | | | | | 31/15 | I | 1 | ı | | 1 | | 1 | | | | 1 | | | | | | | ə | Bit Rang | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 2<br>1<br>1<br>2 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | | Register<br>Mame | | | DIVIACOIN | 0000 | DIVIDANDA | 31:16 | S AGOODANIA | 31:16 | DIVIADOPDA | BMXDRMSZ | | 2050 BMYPI IDBA(1) 31:10 | | RMXPFMS7 | | RMXROOTe7 | 2010000102 | | (sees | lbbA lsuhiV<br>#_88 <b>78</b> ) | Š | 7007 | 9 | 0107 | 000 | 2020 | 0000 | 7020 | 2040 | | 2050 | 200 | 2060 | 9 | 2070 | | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Note 1: #### REGISTER 4-1: BMXCON: BUS MATRIX CONFIGURATION REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | | _ | _ | | - | _ | | | U-0 | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | | 23:16 | _ | _ | _ | BMX<br>ERRIXI | BMX<br>ERRICD | BMX<br>ERRDMA | BMX<br>ERRDS | BMX<br>ERRIS | | 45.0 | U-0 | 15:8 | | | _ | _ | _ | | - | _ | | | U-0 | R/W-1 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-1 | | 7:0 | | BMX<br>WSDRM | _ | _ | _ | E | BMXARB<2:0 | > | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared bit 31-21 Unimplemented: Read as '0' bit 20 BMXERRIXI: Enable Bus Error from IXI bit 1 = Enable bus error exceptions for unmapped address accesses initiated from IXI shared bus 0 = Disable bus error exceptions for unmapped address accesses initiated from IXI shared bus bit 19 BMXERRICD: Enable Bus Error from ICD Debug Unit bit 1 = Enable bus error exceptions for unmapped address accesses initiated from ICD 0 = Disable bus error exceptions for unmapped address accesses initiated from ICD bit 18 BMXERRDMA: Bus Error from DMA bit 1 = Enable bus error exceptions for unmapped address accesses initiated from DMA 0 = Disable bus error exceptions for unmapped address accesses initiated from DMA bit 17 BMXERRDS: Bus Error from CPU Data Access bit (disabled in Debug mode) 1 = Enable bus error exceptions for unmapped address accesses initiated from CPU data access 0 = Disable bus error exceptions for unmapped address accesses initiated from CPU data access bit 16 BMXERRIS: Bus Error from CPU Instruction Access bit (disabled in Debug mode) 1 = Enable bus error exceptions for unmapped address accesses initiated from CPU instruction access 0 = Disable bus error exceptions for unmapped address accesses initiated from CPU instruction access bit 15-7 Unimplemented: Read as '0' bit 6 BMXWSDRM: CPU Instruction or Data Access from Data RAM Wait State bit 1 = Data RAM accesses from CPU have one wait state for address setup 0 = Data RAM accesses from CPU have zero wait states for address setup bit 5-3 Unimplemented: Read as '0' bit 2-0 BMXARB<2:0>: Bus Matrix Arbitration Mode bits 111 = Reserved (using these Configuration modes will produce undefined behavior) • 011 = Reserved (using these Configuration modes will produce undefined behavior) 010 = Arbitration Mode 2 001 = Arbitration Mode 1 (default) 000 = Arbitration Mode 0 #### REGISTER 4-2: BMXDKPBA: DATA RAM KERNEL PROGRAM BASE ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | - | _ | _ | | 00.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 15.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | | 15:8 | | | | BMXDKI | PBA<15:8> | | _ | | | 7.0 | R-0 | 7:0 | | · | | BMXDK | PBA<7:0> | | | | Legend: -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-10 BMXDKPBA<15:10>: DRM Kernel Program Base Address bits When non-zero, this value selects the relative base address for kernel program space in RAM bit 9-0 BMXDKPBA<9:0>: Read-Only bits This value is always '0', which forces 1 KB increments **Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernal mode data usage. 2: The value in this register must be less than or equal to BMXDRMSZ. #### REGISTER 4-3: BMXDUDBA: DATA RAM USER DATA BASE ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--| | 24.04 | U-0 | | | | 31:24 | _ | | | _ | _ | _ | _ | | | | | | 00.40 | U-0 | | | | 23:16 | _ | _ | _ | _ | - | _ | _ | | | | | | 45.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | | | | | 15:8 | BMXDUDBA<15:8> | | | | | | | | | | | | 7.0 | R-0 | | | | 7:0 | | | | BMXDU | DBA<7:0> | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-10 BMXDUDBA<15:10>: DRM User Data Base Address bits When non-zero, the value selects the relative base address for User mode data space in RAM, the value must be greater than BMXDKPBA. bit 9-0 BMXDUDBA<9:0>: Read-Only bits This value is always '0', which forces 1 KB increments **Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernal mode data usage. 2: The value in this register must be less than or equal to BMXDRMSZ. #### REGISTER 4-4: BMXDUPBA: DATA RAM USER PROGRAM BASE ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--| | 24.24 | U-0 | | | 31:24 | _ | _ | _ | _ | - | | _ | _ | | | | 00.46 | U-0 | | | 23:16 | _ | _ | _ | _ | - | _ | _ | _ | | | | 45.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | | | | 15:8 | BMXDUPBA<15:8> | | | | | | | | | | | 7.0 | R-0 | | | 7:0 | | | | BMXDU | PBA<7:0> | | | | | | Legend: -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-10 BMXDUPBA<15:10>: DRM User Program Base Address bits When non-zero, the value selects the relative base address for User mode program space in RAM, BMXDUPBA must be greater than BMXDUDBA. bit 9-0 BMXDUPBA<9:0>: Read-Only bits This value is always '0', which forces 1 KB increments **Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernal mode data usage. 2: The value in this register must be less than or equal to BMXDRMSZ. #### REGISTER 4-5: BMXDRMSZ: DATA RAM SIZE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--| | 24.24 | R | R | R | R | R | R | R | R | | | | | 31:24 | BMXDRMSZ<31:24> | | | | | | | | | | | | 22:46 | R | R | R | R | R | R | R | R | | | | | 23:16 | BMXDRMSZ<23:16> | | | | | | | | | | | | 45.0 | R | R | R | R | R | R | R | R | | | | | 15:8 | BMXDRMSZ<15:8> | | | | | | | | | | | | 7.0 | R | R | R | R | R | R | R | R | | | | | 7:0 | | | | BMXDR | MSZ<7:0> | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR (1)' = Bit is set (0)' = Bit is cleared (0)' = Bit is cleared (0)' = Bit is unknown bit 31-0 BMXDRMSZ<31:0>: Data RAM Memory (DRM) Size bits Static value that indicates the size of the Data RAM in bytes: 0x00001000 = Device has 4 KB RAM 0x00002000 = Device has 8 KB RAM 0x00004000 = Device has 16 KB RAM 0x00008000 = Device has 32 KB RAM 0x00010000 = Device has 64 KB RAM ## REGISTER 4-6: BMXPUPBA: PROGRAM FLASH (PFM) USER PROGRAM BASE ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--| | 31:24 | U-0 | | | | _ | _ | _ | _ | 1 | _ | _ | _ | | | | 00.40 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | 23:16 | _ | _ | _ | _ | BMXPUPBA<19:16> | | | | | | | 45.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | | | | 15:8 | BMXPUPBA<15:8> | | | | | | | | | | | 7:0 | R-0 | | | | | | | BMXPU | PBA<7:0> | | | | | | Legend: -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-20 Unimplemented: Read as '0' bit 19-11 BMXPUPBA<19:11>: Program Flash (PFM) User Program Base Address bits bit 10-0 BMXPUPBA<10:0>: Read-Only bits This value is always '0', which forces 2 KB increments **Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernal mode data usage. 2: The value in this register must be less than or equal to BMXPFMSZ. #### REGISTER 4-7: BMXPFMSZ: PROGRAM FLASH (PFM) SIZE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--| | 24.04 | R | R | R | R | R | R | R | R | | | | | 31:24 | BMXPFMSZ<31:24> | | | | | | | | | | | | 00.40 | R | R | R | R | R | R | R | R | | | | | 23:16 | BMXPFMSZ<23:16> | | | | | | | | | | | | 45.0 | R | R | R | R | R | R | R | R | | | | | 15:8 | BMXPFMSZ<15:8> | | | | | | | | | | | | 7.0 | R | R | R | R | R | R | R | R | | | | | 7:0 | | | | BMXPF | MSZ<7:0> | | | | | | | Legend: -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-0 BMXPFMSZ<31:0>: Program Flash Memory (PFM) Size bits Static value that indicates the size of the PFM in bytes: 0x00004000 = Device has 16 KB Flash 0x00008000 = Device has 32 KB Flash 0x00010000 = Device has 64 KB Flash 0x00020000 = Device has 128 KB Flash 0x00040000 = Device has 256 KB Flash #### REGISTER 4-8: BMXBOOTSZ: BOOT FLASH (IFM) SIZE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--| | 31:24 | R | R | R | R | R | R | R | R | | | | | 31.24 | BMXBOOTSZ<31:24> | | | | | | | | | | | | 00.46 | R | R | R | R | R | R | R | R | | | | | 23:16 | BMXBOOTSZ<23:16> | | | | | | | | | | | | 45.0 | R | R | R | R | R | R | R | R | | | | | 15:8 | BMXBOOTSZ<15:8> | | | | | | | | | | | | 7:0 | R | R | R | R | R | R | R | R | | | | | | | | | BMXBO | OTSZ<7:0> | | | | | | | Legend: -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-0 BMXBOOTSZ<31:0>: Boot Flash Memory (BFM) Size bits Static value that indicates the size of the Boot PFM in bytes: 0x00000C00 = Device has 3 KB boot Flash | IOTES: | | | | |--------|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### 5.0 FLASH PROGRAM MEMORY Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 5.** "Flash Program Memory" (DS60001121), which is available from the *Documentation* > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). PIC32MX1XX/2XX 28/36/44-pin Family devices contain an internal Flash program memory for executing user code. There are three methods by which the user can program this memory: - Run-Time Self-Programming (RTSP) - EJTAG Programming - In-Circuit Serial Programming™ (ICSP™) RTSP is performed by software executing from either Flash or RAM memory. Information about RTSP techniques is available in **Section 5. "Flash Program Memory"** (DS60001121) in the "PIC32 Family Reference Manual". EJTAG is performed using the EJTAG port of the device and an EJTAG capable programmer. ICSP is performed using a serial data connection to the device and allows much faster programming times than RTSP. The EJTAG and ICSP methods are described in the "PIC32 Flash Programming Specification" (DS60001145), which can be downloaded from the Microchip web site. Note: The Flash page size on PIC32MX-1XX/2XX 28/36/44-pin Family devices is 1 KB and the row size is 128 bytes (256 IW and 32 IW, respectively). 5.1 Flash Controller Control Registers TABLE 5-1: FLASH CONTROLLER REGISTER MAP | s | JəsəЯ IIA | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | | |------------------|--------------------------|--------|----------------|---------------|------------------------|---------------|------------------|---------------------------------------------------------------------------------------------------| | | 16/0 | 1 | 0 | 0 | 0 0 | 0 0 | 0 0 | | | | 17/1 | I | <3:0> | | | | | | | | 18/2 | 1 | NVMOP<3:0> | | | | | | | | 19/3 | I | | | | | | | | | 20/4 | 1 | ı | | | | | | | | 21/5 | I | I | | | | | | | | 22/6 | ı | ı | | | | _ | | | Bits | 23/7 | ı | - | NVMKEY<31:0> | NVMADDR<31:0> | NVMDATA<31:0> | NVMSRCADDR<31:0> | | | B | 24/8 | 1 | ı | | NVMADE | NVMDAI | VVMSRCA | lowinoho | | | 25/9 | 1 | ı | | | | _ | ord ai and | | | 26/10 | 1 | 1 | | | | | do oro oor | | | 27/11 | I | LVDERR LVDSTAT | | | | | Loss tong | | | 28/12 | I | | | | | | 'o' oo boor | | | 29/13 | 1 | WRERR | | | | | Pota omole | | | 30/14 | ı | WREN | | | | | = - independent volute on Decet insimplemental receipt of Decet volute errorbeits in bewerdesimed | | | 31/15 | ı | WR | | | | | tono Dane | | ē | Bit Range | 31:16 | 15:0 | 31:16<br>15:0 | 31:16 | 31:16 | 31:16 | inforcement | | Register<br>Name | | N1 (1) | | NVMKEY | NVMADDR <sup>(1)</sup> | NVMDATA | F440 NVMSRCADDR | | | ssə | Virtual Addı<br>(#_0878) | | 5 | F410 | F420 | F430 | F440 | . 00000 | X = Unknown value on resect, — = unimperior of control of sets of the control Legend: Note 1: #### REGISTER 5-1: NVMCON: PROGRAMMING CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|----------------------|-------------------|------------------------|-------------------|------------------|------------------|--| | 31:24 | U-0 | | 31.24 | _ | _ | _ | _ | _ | _ | _ | _ | | | 23:16 | U-0 | | 23.10 | _ | _ | _ | _ | _ | _ | _ | _ | | | 45.0 | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | U-0 | U-0 | U-0 | | | 15:8 | WR | WREN | WRERR <sup>(1)</sup> | LVDERR(1) | LVDSTAT <sup>(1)</sup> | _ | _ | _ | | | 7:0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | 7:0 | _ | _ | _ | _ | | NVMOP<3:0> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 WR: Write Control bit This bit is writable when WREN = 1 and the unlock sequence is followed. 1 = Initiate a Flash operation. Hardware clears this bit when the operation completes 0 = Flash operation is complete or inactive bit 14 WREN: Write Enable bit This is the only bit in this register reset by a device Reset. 1 = Enable writes to WR bit and enables LVD circuit 0 = Disable writes to WR bit and disables LVD circuit bit 13 WRERR: Write Error bit<sup>(1)</sup> This bit is read-only and is automatically set by hardware. 1 = Program or erase sequence did not complete successfully 0 = Program or erase sequence completed normally bit 12 LVDERR: Low-Voltage Detect Error bit (LVD circuit must be enabled)<sup>(1)</sup> This bit is read-only and is automatically set by hardware. 1 = Low-voltage detected (possible data corruption, if WRERR is set) 0 = Voltage level is acceptable for programming bit 11 LVDSTAT: Low-Voltage Detect Status bit (LVD circuit must be enabled)<sup>(1)</sup> This bit is read-only and is automatically set and cleared by the hardware. 1 = Low-voltage event is active 0 = Low-voltage event is not active bit 10-4 Unimplemented: Read as '0' bit 3-0 NVMOP<3:0>: NVM Operation bits These bits are writable when WREN = 0. 1111 = Reserved • . 0111 = Reserved 0110 = No operation 0101 = Program Flash Memory (PFM) erase operation: erases PFM, if all pages are not write-protected 0100 = Page erase operation: erases page selected by NVMADDR, if it is not write-protected 0011 = Row program operation: programs row selected by NVMADDR, if it is not write-protected 0010 = No operation 0001 = Word program operation: programs word selected by NVMADDR, if it is not write-protected 0000 = No operation Note 1: This bit is cleared by setting NVMOP == \b00000, and initiating a Flash operation (i.e., WR). #### REGISTER 5-2: NVMKEY: PROGRAMMING UNLOCK REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--| | 24:24 | W-0 | W-0 | W-0 | VV-0 | W-0 | W-0 | VV-0 | VV-0 | | | | | 31:24 | NVMKEY<31:24> | | | | | | | | | | | | 22:46 | W-0 | W-0 | W-0 | VV-0 | W-0 | W-0 | W-0 | VV-0 | | | | | 23:16 | NVMKEY<23:16> | | | | | | | | | | | | 45.0 | W-0 | | | | 15:8 | NVMKEY<15:8> | | | | | | | | | | | | 7:0 | W-0 | W-0 | W-0 | VV-0 | W-0 | W-0 | W-0 | VV-0 | | | | | | | | | NVMK | EY<7:0> | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-0 NVMKEY<31:0>: Unlock Register bits These bits are write-only, and read as '0' on any read Note: This register is used as part of the unlock sequence to prevent inadvertent writes to the PFM. #### REGISTER 5-3: NVMADDR: FLASH ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--| | 24.04 | R/W-0 | | | | 31:24 | NVMADDR<31:24> | | | | | | | | | | | | 22:46 | R/W-0 | | | | 23:16 | NVMADDR<23:16> | | | | | | | | | | | | 45.0 | R/W-0 | | | | 15:8 | NVMADDR<15:8> | | | | | | | | | | | | 7.0 | R/W-0 | | | | 7:0 | | | | NVMAD | DR<7:0> | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-0 NVMADDR<31:0>: Flash Address bits Bulk/Chip/PFM Erase: Address is ignored. Page Erase: Address identifies the page to erase. Row Program: Address identifies the row to program. Word Program: Address identifies the word to program. #### REGISTER 5-4: NVMDATA: FLASH PROGRAM DATA REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.04 | R/W-0 | 31:24 | | • | | NVMDA: | TA<31:24> | | | | | 00.40 | R/W-0 | 23:16 | | | | NVMDA | TA<23:16> | | | | | 45.0 | R/W-0 | 15:8 | | | | NVMDA | TA<15:8> | | | | | 7.0 | R/W-0 | 7:0 | | • | | NVMD | ATA<7:0> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-0 NVMDATA<31:0>: Flash Programming Data bits **Note:** The bits in this register are only reset by a Power-on Reset (POR). #### REGISTER 5-5: NVMSRCADDR: SOURCE DATA ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--| | 24.04 | R/W-0 | | | | | 31:24 | | | | NVMSRCA | DDR<31:24 | > | | | | | | | | 23:16 | R/W-0 | | | | | 23.10 | | | | NVMSRCA | DDR<23:16> | > | | | | | | | | 45.0 | R/W-0 | | | | | 15:8 | | | | NVMSRCA | ADDR<15:8> | | | | | | | | | 7.0 | R/W-0 | | | | | 7:0 | NVMSRCADDR<7:0> | | | | | | | | | | | | Legend: -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-0 NVMSRCADDR<31:0>: Source Data Address bits The system physical address of the data to be programmed into the Flash when the NVMOP<3:0> bits (NVMCON<3:0>) are set to perform row programming. | 1 10321417 | | <i>'</i> | 114 1 /1 | IVII - I | | |------------|--|----------|----------|----------|--| | NOTES: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### 6.0 RESETS Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 7.** "Resets" (DS60001118), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The Reset module combines all Reset sources and controls the device Master Reset signal, SYSRST. The following is a list of device Reset sources: - · Power-on Reset (POR) - Master Clear Reset pin (MCLR) - · Software Reset (SWR) - Watchdog Timer Reset (WDTR) - Brown-out Reset (BOR) - · Configuration Mismatch Reset (CMR) A simplified block diagram of the Reset module is illustrated in Figure 6-1. FIGURE 6-1: SYSTEM RESET BLOCK DIAGRAM # **Reset Control Registers** **RESET CONTROL REGISTER MAP** **TABLE 6-1**: | s | Fl Reset | 0000 | XXXX(2) | 0000 | 0000 | |------|---------------------------------|-------|---------|-------------|-------| | | 16/0 | I | POR | I | SWRST | | | 17/1 | ĺ | BOR | _ | ı | | | 18/2 | 1 | IDLE | I | 1 | | • | 19/3 | ı | SLEEP | I | I | | | 20/4 | 1 | WDTO | I | 1 | | | 21/5 | 1 | 1 | I | 1 | | | 22/6 | 1 | SWR | I | I | | Bits | 23/7 | ı | EXTR | ı | 1 | | • | 24/8 | ı | VREGS | I | 1 | | | 25/9 | I | CMR | I | I | | | 26/10 | 1 | Ι | I | 1 | | | 27/11 | ı | ı | I | 1 | | | 28/12 | 1 | - | I | I | | | 29/13 | 1 | - | I | Ι | | | 30/14 | 1 | 1 | I | 1 | | | 31/15 | 1 | 1 | I | I | | Ţ, | Bit Range | 31:16 | 15:0 | 31:16 | 15:0 | | | Register<br>Name <sup>(1)</sup> | 200 | | E640 BCMBCT | פאאפא | | ssə | Virtual Addr<br>(#_0878) | 0 | 2 | E640 | 2 | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Reset values are dependent on the DEVCFGx Configuration bits and the type of reset. Note #### REGISTER 6-1: RCON: RESET CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------------------|--------------------| | 24.04 | U-0 | 31:24 | - | _ | 1 | _ | 1 | _ | 1 | | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | _ | <del>-</del> | _ | <del></del> | | 15.0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0, HS | R/W-0 | | 15:8 | _ | _ | _ | _ | _ | _ | CMR | VREGS | | 7.0 | R/W-0, HS | R/W-0, HS | U-0 | R/W-0, HS | R/W-0, HS | R/W-0, HS | R/W-1, HS | R/W-1, HS | | 7:0 | EXTR | SWR | | WDTO | SLEEP | IDLE | BOR <sup>(1)</sup> | POR <sup>(1)</sup> | **Legend:** HS = Set by hardware R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-10 Unimplemented: Read as '0' bit 9 CMR: Configuration Mismatch Reset Flag bit 1 = Configuration mismatch Reset has occurred 0 = Configuration mismatch Reset has not occurred bit 8 VREGS: Voltage Regulator Standby Enable bit 1 = Regulator is enabled and is on during Sleep mode 0 = Regulator is set to standby tracking mode bit 7 EXTR: External Reset (MCLR) Pin Flag bit 1 = Master Clear (pin) Reset has occurred 0 = Master Clear (pin) Reset has not occurred bit 6 SWR: Software Reset Flag bit 1 = Software Reset was executed 0 = Software Reset as not executed bit 5 Unimplemented: Read as '0' bit 4 WDTO: Watchdog Timer Time-out Flag bit 1 = WDT Time-out has occurred 0 = WDT Time-out has not occurred bit 3 SLEEP: Wake From Sleep Flag bit 1 = Device was in Sleep mode 0 = Device was not in Sleep mode bit 2 IDLE: Wake From Idle Flag bit 1 = Device was in Idle mode 0 = Device was not in Idle mode bit 1 BOR: Brown-out Reset Flag bit<sup>(1)</sup> 1 = Brown-out Reset has occurred 0 = Brown-out Reset has not occurred bit 0 **POR:** Power-on Reset Flag bit<sup>(1)</sup> 1 = Power-on Reset has occurred 0 = Power-on Reset has not occurred Note 1: User software must clear this bit to view next detection. #### REGISTER 6-2: RSWRST: SOFTWARE RESET REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|----------------------| | 24.24 | U-0 | 31:24 | I | | | l | 1 | _ | I | _ | | 22:46 | U-0 | 23:16 | 1 | _ | | 1 | 1 | _ | 1 | _ | | 45.0 | U-0 | 15:8 | 1 | _ | _ | 1 | 1 | _ | 1 | _ | | 7:0 | U-0 W-0, HC | | 7:0 | 1 | _ | _ | 1 | 1 | _ | ı | SWRST <sup>(1)</sup> | **Legend:** HC = Cleared by hardware -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-1 Unimplemented: Read as '0' bit 0 **SWRST:** Software Reset Trigger bit<sup>(1)</sup> 1 = Enable Software Reset event 0 = No effect Note 1: The system unlock sequence must be performed before the SWRST bit is written. Refer to **Section 6.** "Oscillator" (DS60001112) in the "PIC32 Family Reference Manual" for details. #### 7.0 INTERRUPT CONTROLLER Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 8. "Interrupt Controller"** (DS60001108), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). PIC32MX1XX/2XX 28/36/44-pin Family devices generate interrupt requests in response to interrupt events from peripheral modules. The interrupt control module exists externally to the CPU logic and prioritizes the interrupt events before presenting them to the CPU. The PIC32MX1XX/2XX 28/36/44-pin Family interrupt module includes the following features: - · Up to 64 interrupt sources - · Up to 44 interrupt vectors - · Single and multi-vector mode operations - Five external interrupts with edge polarity control - · Interrupt proximity timer - Seven user-selectable priority levels for each vector - Four user-selectable subpriority levels within each priority - · Software can generate any interrupt - User-configurable Interrupt Vector Table (IVT) location - · User-configurable interrupt vector spacing Note: The dedicated shadow register set is not present on PIC32MX1XX/2XX 28/36/44-pin Family devices. A simplified block diagram of the Interrupt Controller module is illustrated in Figure 7-1. FIGURE 7-1: INTERRUPT CONTROLLER MODULE BLOCK DIAGRAM TABLE 7-1: INTERRUPT IRQ, VECTOR AND BIT LOCATION | Into Co | IRQ | Vector | | Interru | ıpt Bit Location | ı | Persistent | |-------------------------------------|-----|--------|-------------|---------------|------------------|--------------|------------| | Interrupt Source <sup>(1)</sup> | # | # | Flag | Enable | Priority | Sub-priority | Interrupt | | | | Highes | t Natural C | rder Priority | 1 | | • | | CT – Core Timer Interrupt | 0 | 0 | IFS0<0> | IEC0<0> | IPC0<4:2> | IPC0<1:0> | No | | CS0 – Core Software Interrupt 0 | 1 | 1 | IFS0<1> | IEC0<1> | IPC0<12:10> | IPC0<9:8> | No | | CS1 – Core Software Interrupt 1 | 2 | 2 | IFS0<2> | IEC0<2> | IPC0<20:18> | IPC0<17:16> | No | | INT0 - External Interrupt | 3 | 3 | IFS0<3> | IEC0<3> | IPC0<28:26> | IPC0<25:24> | No | | T1 – Timer1 | 4 | 4 | IFS0<4> | IEC0<4> | IPC1<4:2> | IPC1<1:0> | No | | IC1E – Input Capture 1 Error | 5 | 5 | IFS0<5> | IEC0<5> | IPC1<12:10> | IPC1<9:8> | Yes | | IC1 – Input Capture 1 | 6 | 5 | IFS0<6> | IEC0<6> | IPC1<12:10> | IPC1<9:8> | Yes | | OC1 – Output Compare 1 | 7 | 6 | IFS0<7> | IEC0<7> | IPC1<20:18> | IPC1<17:16> | No | | INT1 – External Interrupt 1 | 8 | 7 | IFS0<8> | IEC0<8> | IPC1<28:26> | IPC1<25:24> | No | | T2 – Timer2 | 9 | 8 | IFS0<9> | IEC0<9> | IPC2<4:2> | IPC2<1:0> | No | | IC2E – Input Capture 2 | 10 | 9 | IFS0<10> | IEC0<10> | IPC2<12:10> | IPC2<9:8> | Yes | | IC2 – Input Capture 2 | 11 | 9 | IFS0<11> | IEC0<11> | IPC2<12:10> | IPC2<9:8> | Yes | | OC2 – Output Compare 2 | 12 | 10 | IFS0<12> | IEC0<12> | IPC2<20:18> | IPC2<17:16> | No | | INT2 – External Interrupt 2 | 13 | 11 | IFS0<13> | IEC0<13> | IPC2<28:26> | IPC2<25:24> | No | | T3 – Timer3 | 14 | 12 | IFS0<14> | IEC0<14> | IPC3<4:2> | IPC3<1:0> | No | | IC3E – Input Capture 3 | 15 | 13 | IFS0<15> | IEC0<15> | IPC3<12:10> | IPC3<9:8> | Yes | | IC3 – Input Capture 3 | 16 | 13 | IFS0<16> | IEC0<16> | IPC3<12:10> | IPC3<9:8> | Yes | | OC3 – Output Compare 3 | 17 | 14 | IFS0<17> | IEC0<17> | IPC3<20:18> | IPC3<17:16> | No | | INT3 – External Interrupt 3 | 18 | 15 | IFS0<18> | IEC0<18> | IPC3<28:26> | IPC3<25:24> | No | | T4 – Timer4 | 19 | 16 | IFS0<19> | IEC0<19> | IPC4<4:2> | IPC4<1:0> | No | | IC4E – Input Capture 4 Error | 20 | 17 | IFS0<20> | IEC0<20> | IPC4<12:10> | IPC4<9:8> | Yes | | IC4 – Input Capture 4 | 21 | 17 | IFS0<21> | IEC0<21> | IPC4<12:10> | IPC4<9:8> | Yes | | OC4 – Output Compare 4 | 22 | 18 | IFS0<22> | IEC0<22> | IPC4<20:18> | IPC4<17:16> | No | | INT4 – External Interrupt 4 | 23 | 19 | IFS0<23> | IEC0<23> | IPC4<28:26> | IPC4<25:24> | No | | T5 – Timer5 | 24 | 20 | IFS0<24> | IEC0<24> | IPC5<4:2> | IPC5<1:0> | No | | IC5E – Input Capture 5 Error | 25 | 21 | IFS0<25> | IEC0<25> | IPC5<12:10> | IPC5<9:8> | Yes | | IC5 – Input Capture 5 | 26 | 21 | IFS0<26> | IEC0<26> | IPC5<12:10> | IPC5<9:8> | Yes | | OC5 – Output Compare 5 | 27 | 22 | IFS0<27> | IEC0<27> | IPC5<20:18> | IPC5<17:16> | No | | AD1 – ADC1 Convert done | 28 | 23 | IFS0<28> | IEC0<28> | IPC5<28:26> | IPC5<25:24> | Yes | | FSCM – Fail-Safe Clock Monitor | 29 | 24 | IFS0<29> | IEC0<29> | IPC6<4:2> | IPC6<1:0> | No | | RTCC – Real-Time Clock and Calendar | 30 | 25 | IFS0<30> | IEC0<30> | IPC6<12:10> | IPC6<9:8> | No | | FCE – Flash Control Event | 31 | 26 | IFS0<31> | IEC0<31> | IPC6<20:18> | IPC6<17:16> | No | | CMP1 – Comparator Interrupt | 32 | 27 | IFS1<0> | IEC1<0> | IPC6<28:26> | IPC6<25:24> | No | | CMP2 – Comparator Interrupt | 33 | 28 | IFS1<1> | IEC1<1> | IPC7<4:2> | IPC7<1:0> | No | | CMP3 – Comparator Interrupt | 34 | 29 | IFS1<2> | IEC1<2> | IPC7<12:10> | IPC7<9:8> | No | | USB – USB Interrupts | 35 | 30 | IFS1<3> | IEC1<3> | IPC7<20:18> | IPC7<17:16> | Yes | | SPI1E – SPI1 Fault | 36 | 31 | IFS1<4> | IEC1<4> | IPC7<28:26> | IPC7<25:24> | Yes | | SPI1RX – SPI1 Receive Done | 37 | 31 | IFS1<5> | IEC1<5> | IPC7<28:26> | IPC7<25:24> | Yes | | SPI1TX - SPI1 Transfer Done | 38 | 31 | IFS1<6> | IEC1<6> | IPC7<28:26> | IPC7<25:24> | Yes | Note 1: Not all interrupt sources are available on all devices. See TABLE 1: "PIC32MX1XX 28/36/44-Pin General Purpose Family Features" and TABLE 2: "PIC32MX2XX 28/36/44-pin USB Family Features" for the lists of available peripherals. TABLE 7-1: INTERRUPT IRQ, VECTOR AND BIT LOCATION (CONTINUED) | Interrupt Source <sup>(1)</sup> | IRQ | Vector | | Interru | ıpt Bit Location | | Persistent | |---------------------------------------|-----|--------|-------------|---------------|------------------|--------------|------------| | interrupt Source | # | # | Flag | Enable | Priority | Sub-priority | Interrupt | | U1E – UART1 Fault | 39 | 32 | IFS1<7> | IEC1<7> | IPC8<4:2> | IPC8<1:0> | Yes | | U1RX – UART1 Receive Done | 40 | 32 | IFS1<8> | IEC1<8> | IPC8<4:2> | IPC8<1:0> | Yes | | U1TX - UART1 Transfer Done | 41 | 32 | IFS1<9> | IEC1<9> | IPC8<4:2> | IPC8<1:0> | Yes | | I2C1B - I2C1 Bus Collision Event | 42 | 33 | IFS1<10> | IEC1<10> | IPC8<12:10> | IPC8<9:8> | Yes | | I2C1S - I2C1 Slave Event | 43 | 33 | IFS1<11> | IEC1<11> | IPC8<12:10> | IPC8<9:8> | Yes | | I2C1M - I2C1 Master Event | 44 | 33 | IFS1<12> | IEC1<12> | IPC8<12:10> | IPC8<9:8> | Yes | | CNA – PORTA Input Change<br>Interrupt | 45 | 34 | IFS1<13> | IEC1<13> | IPC8<20:18> | IPC8<17:16> | Yes | | CNB – PORTB Input Change<br>Interrupt | 46 | 34 | IFS1<14> | IEC1<14> | IPC8<20:18> | IPC8<17:16> | Yes | | CNC – PORTC Input Change Interrupt | 47 | 34 | IFS1<15> | IEC1<15> | IPC8<20:18> | IPC8<17:16> | Yes | | PMP – Parallel Master Port | 48 | 35 | IFS1<16> | IEC1<16> | IPC8<28:26> | IPC8<25:24> | Yes | | PMPE – Parallel Master Port Error | 49 | 35 | IFS1<17> | IEC1<17> | IPC8<28:26> | IPC8<25:24> | Yes | | SPI2E – SPI2 Fault | 50 | 36 | IFS1<18> | IEC1<18> | IPC9<4:2> | IPC9<1:0> | Yes | | SPI2RX - SPI2 Receive Done | 51 | 36 | IFS1<19> | IEC1<19> | IPC9<4:2> | IPC9<1:0> | Yes | | SPI2TX – SPI2 Transfer Done | 52 | 36 | IFS1<20> | IEC1<20> | IPC9<4:2> | IPC9<1:0> | Yes | | U2E – UART2 Error | 53 | 37 | IFS1<21> | IEC1<21> | IPC9<12:10> | IPC9<9:8> | Yes | | U2RX – UART2 Receiver | 54 | 37 | IFS1<22> | IEC1<22> | IPC9<12:10> | IPC9<9:8> | Yes | | U2TX – UART2 Transmitter | 55 | 37 | IFS1<23> | IEC1<23> | IPC9<12:10> | IPC9<9:8> | Yes | | I2C2B – I2C2 Bus Collision Event | 56 | 38 | IFS1<24> | IEC1<24> | IPC9<20:18> | IPC9<17:16> | Yes | | I2C2S - I2C2 Slave Event | 57 | 38 | IFS1<25> | IEC1<25> | IPC9<20:18> | IPC9<17:16> | Yes | | I2C2M - I2C2 Master Event | 58 | 38 | IFS1<26> | IEC1<26> | IPC9<20:18> | IPC9<17:16> | Yes | | CTMU - CTMU Event | 59 | 39 | IFS1<27> | IEC1<27> | IPC9<28:26> | IPC9<25:24> | Yes | | DMA0 - DMA Channel 0 | 60 | 40 | IFS1<28> | IEC1<28> | IPC10<4:2> | IPC10<1:0> | No | | DMA1 - DMA Channel 1 | 61 | 41 | IFS1<29> | IEC1<29> | IPC10<12:10> | IPC10<9:8> | No | | DMA2 - DMA Channel 2 | 62 | 42 | IFS1<30> | IEC1<30> | IPC10<20:18> | IPC10<17:16> | No | | DMA3 - DMA Channel 3 | 63 | 43 | IFS1<31> | IEC1<31> | IPC10<28:26> | IPC10<25:24> | No | | | | Lowes | t Natural O | rder Priority | | | | Note 1: Not all interrupt sources are available on all devices. See TABLE 1: "PIC32MX1XX 28/36/44-Pin General Purpose Family Features" and TABLE 2: "PIC32MX2XX 28/36/44-pin USB Family Features" for the lists of available peripherals. Interrupt Control Registers INTERRUPT REGISTER MAP **TABLE 7-2:** | | IIA<br>steseЯ | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | |------|----------------------------------|-------|----------|-----------------|------------|---------|-----------------|--------|--------|-------------------------------|-------------------------------|--------|--------|------------------|---------------------------------------------------|-------------|------------|-------------|------------|-------------|------------|-------------|------------|-------------|------------|------------|------------|-------------|-------------------------| | | 16/0 | ١ | INTOEP | 1 | | | | IC3IF | CTIF | PMPIF | CMP11F | IC3IE | CTIE | PMPIE | CMP11E | CS11S<1:0> | CTIS<1:0> | OC1IS<1:0> | T11S<1:0> | OC2IS<1:0> | T2IS<1:0> | OC3IS<1:0> | T3IS<1:0> | OC4IS<1:0> | T4IS<1:0> | OC5IS<1:0> | T5IS<1:0> | FCEIS<1:0> | FSCMIS<1:0> | | | 1/11 | 1 | INT1EP | I | | | | OC3IF | CSOIF | PMPEIF | <b>CMP2IF</b> | OC3E | CSOIE | PMPEIE | CMP2IE | CS118 | CTIS | OC118 | T11S | OCZIS | T21S | SIECOO | T3IS | OC4IS | T4IS | 31500 | TSIS | FCEIS | FSCMI | | | 18/2 | 1 | INT2EP | ı | | | | INT3IF | CS1IF | SPI2EIF | CMP3IF | INT3IE | CS1IE | SPIZEIE | CMP3IE | | | | | | | | | | | | | | | | | 19/3 | 1 | INT3EP | 1 | VEC<5:0> | | | T4IF | INTOIF | SPI2RXIF SPI2EIF PMPEIF PMPIF | USBIF(2) CMP3IF CMP2IF CMP1IF | T4IE | INTOIE | SPI2RXIE SPI2EIE | USBIE <sup>(2)</sup> | CS1IP<2:0> | CTIP<2:0> | OC1IP<2:0> | T11P<2:0> | OC2IP<2:0> | T2IP<2:0> | OC3IP<2:0> | T3IP<2:0> | OC4IP<2:0> | T4IP<2:0> | OC5IP<2:0> | T5IP<2:0> | FCEIP<2:0> | FSCMIP<2:0> | | | 20/4 | ı | INT4EP | I | | | | IC4EIF | TIIF | SPI2TXIF | SPI1EIF | IC4EIE | TIE | SPI2TXIE | SPI1EIE USBIE <sup>(2)</sup> CMP3IE CMP2IE CMP1IE | ర | O | ŏ | T | ŏ | T | ŏ | 1 | ŏ | 1 | ŏ | - | Я | FS( | | | 21/5 | ı | 1 | 1 | | | | IC4IF | IC1EIF | UZEIF | <b>SPI1RXIF</b> | IC4IE | IC1EIE | UZEIE | <b>SPI1RXIE</b> | - | 1 | 1 | I | ı | 1 | I | 1 | 1 | 1 | 1 | 1 | 1 | | | | 22/6 | I | ı | I | ı | + | | OC4IF | IC1IF | UZRXIF | SPI1TXIF | OC4IE | IC1IE | UZRXIE | SPI1TXIE | ı | I | I | ı | I | ı | ı | ı | I | I | ı | I | ı | 1 | | | 23/7 | ı | ı | l | ı | غ ا | <b>~</b> 0:- | INT4IF | OC1IF | U2TXIF | U1EIF | INT4IE | OC1IE | U2TXIE | U1EIE | ı | l | I | I | _ | ı | I | ı | l | ı | ı | l | I | 1 | | Bits | 24/8 | ı | | I | | , C. C. | IP 11VIRS 51:02 | 11ST | INT1IF | 12C2BIF | U1RXIF | TSIE | INT1IE | 12C2BIE | U1RXIE | INTOIS<1:0> | <1:0> | INT1IS<1:0> | <1:0> | NT2IS<1:0> | <1:0> | INT3IS<1:0> | <1:0> | NT4IS<1:0> | <1:0> | <1:0> | <1:0> | S<1:0> | RTCCIS<1:0> | | | 25/9 | I | TPC<2:0> | 1 | SRIPL<2:0> | | | ICSEIF | T2IF | 12C2SIF | U1TXIF | ICSEIE | T2IE | 12C2SIE | U1TXIE | INTOIS | CS0IS<1:0> | INT11S | IC1IS<1:0> | INTZIS | IC2IS<1:0> | INT3IS | IC3IS<1:0> | INT4IS | IC4IS<1:0> | AD11S<1:0> | IC5IS<1:0> | CMP1IS<1:0> | RTCCI | | | 26/10 | ı | | I | | | | ICSIF | IC2EIF | 12C2MIF | 12C1BIF | ICSIE | IC2EIE | 12C2MIE | 12C1BIE | | | | | | | | | | | | | | | | | 27/11 | I | 1 | ı | _ | | | OCSIF | IC2IF | CTMUIF | I2C1SIF | OCSIE | IC2IE | CTMUIE | I2C1SIE | INT0IP<2:0> | CS0IP<2:0> | INT1IP<2:0> | IC1IP<2:0> | INT2IP<2:0> | IC2IP<2:0> | INT3IP<2:0> | IC3IP<2:0> | INT4IP<2:0> | IC4IP<2:0> | AD11P<2:0> | IC5IP<2:0> | CMP11P<2:0> | RTCCIP<2:0> RTCCIS<1:0> | | | 28/12 | ı | MVEC | 1 | ı | | | AD11F | OC2IF | DMA0IF | I2C1MIF | AD11E | OC2IE | DMAOIE | I2C1MIE | _ | | _ | | | | _ | | | | , | | 0 | | | | 29/13 | ı | I | ı | ı | | | FSCMIF | INT2IF | DMA11F | CNAIF | FSCMIE | INT2IE | DMA11E | CNAIE | 1 | 1 | 1 | - | - | - | _ | 1 | 1 | I | - | 1 | _ | | | | 30/14 | ı | ı | ı | ı | | | RTCCIF | T3IF | DMA2IF | CNBIF | RTCCIE | T3IE | DMA2IE | CNBIE | ı | ı | 1 | ı | _ | 1 | ı | ı | ı | ı | 1 | ı | ı | | | | 31/15 | ı | I | I | ı | | | FCEIF | IC3EIF | <b>DMA3IF</b> | CNCIF | FCEIE | IC3EIE | <b>DMA3IE</b> | CNCIE | I | I | I | I | 1 | I | I | ı | I | I | I | I | I | | | ə | Bit Range | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | | | Pegister<br><sup>(↑)</sup> | COL | | 18 170 7.0 7(3) | ENIO INI | t c | ואוואו | 001 | 067 | 101 | 2 | 2 | 3 | 2 | | 20 | 3 | 2 | <u>-</u> | | 7 | 5 | 3 | 20 | ₹ | 100 | 3 | 900 | 2 | | | 1bbA lsu1iV<br>(#_887 <b>8</b> ) | 9 | 3 | | 2 | 000 | 1020 | 200 | 3 | 9 | 5 | 0901 | 3 | 40.70 | 2 | 5 | 200 | 9 | 2 | 0 | 200 | Š | 3 | 5 | 3 | L | 2 | 10 | <br> | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: With the exception of those noted, all registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Note 8 8 These bits are not available on PIC32MX1XX devices. This register does not have associated CLR, SET, INV registers. | IIA<br>stəsəЯ | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | |---------------------------------|-------------------------|---------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16/0 | <1:0>(2) | S<1:0> | <1:0> | <1:0> | S<1:0> | S<1:0> | S<1:0> | DMA0IS<1:0> | | 17/1 | USBIS | CMP2 | CNIS | U1IS | 12C218 | SPIZI | DMA2 | DMA0 | | 18/2 | (; | | | | | | | • | | 19/3 | SBIP<2:0> <sup>(2</sup> | MP2IP<2:0> | CNIP<2:0> | U11P<2:0> | 2C2IP<2:0> | PI2IP<2:0> | MA2IP<2:0> | DMA0IP<2:0> | | 20/4 | 'n | O | | | 1 | 6, | ٥ | O | | 21/5 | 1 | Ι | Ι | Ι | I | _ | I | - | | 22/6 | | 1 | 1 | ı | 1 | I | ı | _ | | 23/7 | _ | ı | ı | ı | ı | ı | I | _ | | 24/8 | 3<1:0> | S<1:0> | 3<1:0> | 3<1:0> | S<1:0> | <1:0> | S<1:0> | DMA11S<1:0> | | 25/9 | SPI1 | IEdino | SIdMd | 31721 | INMLO | SIZN | IEAMO | DMA1 | | 26/10 | | | | | • | | | • | | 27/11 | SPI11P<2:0> | CMP3IP<2:0> | PMPIP<2:0> | 2C1IP<2:0> | STMUIP<2:0: | U2IP<2:0> | JMA3IP<2:0: | DMA11P<2:0> | | 28/12 | | ) | | | ) | | | | | 29/13 | 1 | I | 1 | I | I | Ι | ı | 1 | | 30/14 | ı | ı | ı | ı | ı | I | I | ı | | 31/15 | - | 1 | 1 | I | 1 | 1 | I | I | | Bit Range | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | | Register<br><sup>(1)</sup> этвИ | | ì | | <u>}</u> | | j<br>L | | 2 | | nbbA IsutriV<br>#_8878) | 5 | 1100 1110 1120 1110 | | | | | 1700 | 2 | | | # 過音 音 | # 35 | # 45° F | Hard | Hara | Hara | Hara | Harrow H | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: With the exception of those noted, all registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. These bits are not available on PIC32MX1XX devices. This register does not have associated CLR, SET, INV registers. Note ä κ © 2011-2019 Microchip Technology Inc. INTERRUPT REGISTER MAP (CONTINUED) **TABLE 7-2**: #### REGISTER 7-1: INTCON: INTERRUPT CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | - | | | 1 | _ | | | | | 23:16 | U-0 | 23.10 | _ | - | _ | _ | _ | - | _ | _ | | 45.0 | U-0 | U-0 | U-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | 15:8 | _ | | _ | MVEC | _ | | TPC<2:0> | | | 7:0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7.0 | _ | | _ | INT4EP | INT3EP | INT2EP | INT1EP | INT0EP | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 **Unimplemented:** Read as '0' bit 15-13 **Unimplemented:** Read as '0' bit 12 MVEC: Multi Vector Configuration bit 1 = Interrupt controller configured for Multi-vectored mode 0 = Interrupt controller configured for Single-vectored mode bit 11 Unimplemented: Read as '0' bit 10-8 TPC<2:0>: Interrupt Proximity Timer Control bits 111 = Interrupts of group priority 7 or lower start the Interrupt Proximity timer 110 = Interrupts of group priority 6 or lower start the Interrupt Proximity timer 101 = Interrupts of group priority 5 or lower start the Interrupt Proximity timer 100 = Interrupts of group priority 4 or lower start the Interrupt Proximity timer 100 = Interrupts of group priority 4 or lower start the Interrupt Proximity timer 011 = Interrupts of group priority 3 or lower start the Interrupt Proximity timer 010 = Interrupts of group priority 2 or lower start the Interrupt Proximity timer 001 = Interrupts of group priority 1 start the Interrupt Proximity timer 000 = Disables Interrupt Proximity timer bit 7-5 **Unimplemented:** Read as '0' bit 4 INT4EP: External Interrupt 4 Edge Polarity Control bit 1 = Rising edge 0 = Falling edge bit 3 INT3EP: External Interrupt 3 Edge Polarity Control bit 1 = Rising edge 0 = Falling edge bit 2 INT2EP: External Interrupt 2 Edge Polarity Control bit 1 = Rising edge0 = Falling edge bit 1 INT1EP: External Interrupt 1 Edge Polarity Control bit 1 = Rising edge0 = Falling edge bit 0 INTOEP: External Interrupt 0 Edge Polarity Control bit 1 = Rising edge0 = Falling edge #### REGISTER 7-2: INTSTAT: INTERRUPT STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|----------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | 1 | _ | _ | - | - | _ | _ | | 23:16 | U-0 | 23.10 | | | _ | _ | - | | _ | _ | | 15:8 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | 15.6 | _ | | _ | _ | _ | S | RIPL<2:0>(1) | | | 7:0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | _ | | | | VEC | <5:0> <sup>(1)</sup> | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-11 Unimplemented: Read as '0' bit 10-8 SRIPL<2:0>: Requested Priority Level bits(1) 111-000 = The priority level of the latest interrupt presented to the CPU bit 7-6 **Unimplemented:** Read as '0' bit 5-0 **VEC<5:0>:** Interrupt Vector bits<sup>(1)</sup> 11111-00000 = The interrupt vector that is presented to the CPU Note 1: This value should only be used when the interrupt controller is configured for Single Vector mode. #### REGISTER 7-3: IPTMR: INTERRUPT PROXIMITY TIMER REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.04 | R/W-0 | 31:24 | | | | IPTMF | <31:24> | | | | | 23:16 | R/W-0 | 23.10 | | | | IPTMF | <23:16> | | | | | 15:8 | R/W-0 | 15.6 | | | | IPTM | R<15:8> | | | | | 7:0 | R/W-0 | 7.0 | | | | IPTM | R<7:0> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-0 IPTMR<31:0>: Interrupt Proximity Timer Reload bits Used by the Interrupt Proximity Timer as a reload value when the Interrupt Proximity timer is triggered by an interrupt event. #### **REGISTER 7-4: IFSx: INTERRUPT FLAG STATUS REGISTER** | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24:24 | R/W-0 | 31:24 | IFS31 | IFS30 | IFS29 | IFS28 | IFS27 | IFS26 | IFS25 | IFS24 | | 23:16 | R/W-0 | 23.10 | IFS23 | IFS22 | IFS21 | IFS20 | IFS19 | IFS18 | IFS17 | IFS16 | | 15:8 | R/W-0 | 15.6 | IFS15 | IFS14 | IFS13 | IFS12 | IFS11 | IFS10 | IFS09 | IFS08 | | 7:0 | R/W-0 | 7.0 | IFS07 | IFS06 | IFS05 | IFS04 | IFS03 | IFS02 | IFS01 | IFS00 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-0 IFS31-IFS00: Interrupt Flag Status bits 1 = Interrupt request has occurred 0 = No interrupt request has occurred This register represents a generic definition of the IFSx register. Refer to Table 7-1 for the exact bit Note: definitions. #### REGISTER 7-5: **IECx: INTERRUPT ENABLE CONTROL REGISTER** | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | R/W-0 | 31:24 | IEC31 | IEC30 | IEC29 | IEC28 | IEC27 | IEC26 | IEC25 | IEC24 | | 23:16 | R/W-0 | 23.10 | IEC23 | IEC22 | IEC21 | IEC20 | IEC19 | IEC18 | IEC17 | IEC16 | | 15:8 | R/W-0 | 15.6 | IEC15 | IEC14 | IEC13 | IEC12 | IEC11 | IEC10 | IEC09 | IEC08 | | 7:0 | R/W-0 | 7.0 | IEC07 | IEC06 | IEC05 | IEC04 | IEC03 | IEC02 | IEC01 | IEC00 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-0 IEC31-IEC00: Interrupt Enable bits 1 = Interrupt is enabled 0 = Interrupt is disabled Note: This register represents a generic definition of the IECx register. Refer to Table 7-1 for the exact bit definitions. #### REGISTER 7-6: IPCx: INTERRUPT PRIORITY CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|------------------------------------------------------------------------------|------------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 31.24 | _ | _ | _ | | IP03<2:0> | | IS03 | <1:0> | | 23:16 | 23:16 U-0 U-0 U-0 RW-0 RW-0 RW-0 RW-0 RW-0 IS02<1:0> | R/W-0 | | | | | | | | 23.10 | _ | _ | _ | | IP02<2:0> | | IS02 | <1:0> | | 15.0 | 23:16 — — IP02<2:0> IS02<1:0> 15:8 U-0 U-0 U-0 RW-0 RW-0 RW-0 RW-0 RW-0 RW-0 | R/W-0 | | | | | | | | 15.6 | _ | _ | _ | | IP01<2:0> | | IS01 | <1:0> | | 7:0 | U-0 | U-0 U-0 RW-0 RW-0 RW-0 | R/W-0 | R/W-0 | | | | | | 1.0 | 1 | | 1 | | IP00<2:0> | | IS00· | <1:0> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-29 **Unimplemented:** Read as '0' bit 28-26 IP03<2:0>: Interrupt Priority bits 111 = Interrupt priority is 7 : 010 = Interrupt priority is 2 001 = Interrupt priority is 1 000 = Interrupt is disabled bit 25-24 IS03<1:0>: Interrupt Subpriority bits 11 = Interrupt subpriority is 3 10 = Interrupt subpriority is 2 01 = Interrupt subpriority is 1 00 = Interrupt subpriority is 0 bit 23-21 Unimplemented: Read as '0' bit 20-18 IP02<2:0>: Interrupt Priority bits 111 = Interrupt priority is 7 • 010 = Interrupt priority is 2 001 = Interrupt priority is 1 000 = Interrupt is disabled bit 17-16 IS02<1:0>: Interrupt Subpriority bits 11 = Interrupt subpriority is 3 10 = Interrupt subpriority is 2 01 = Interrupt subpriority is 1 00 = Interrupt subpriority is 0 bit 15-13 Unimplemented: Read as '0' bit 12-10 IP01<2:0>: Interrupt Priority bits 111 = Interrupt priority is 7 • 010 = Interrupt priority is 2 001 = Interrupt priority is 1 000 = Interrupt is disabled **Note:** This register represents a generic definition of the IPCx register. Refer to Table 7-1 for the exact bit definitions. #### REGISTER 7-6: IPCx: INTERRUPT PRIORITY CONTROL REGISTER (CONTINUED) ``` bit 9-8 IS01<1:0>: Interrupt Subpriority bits 11 = Interrupt subpriority is 3 10 = Interrupt subpriority is 2 01 = Interrupt subpriority is 1 00 = Interrupt subpriority is 0 bit 7-5 Unimplemented: Read as '0' bit 4-2 IP00<2:0>: Interrupt Priority bits 111 = Interrupt priority is 7 010 = Interrupt priority is 2 001 = Interrupt priority is 1 000 = Interrupt is disabled bit 1-0 IS00<1:0>: Interrupt Subpriority bits 11 = Interrupt subpriority is 3 10 = Interrupt subpriority is 2 01 = Interrupt subpriority is 1 00 = Interrupt subpriority is 0 ``` **Note:** This register represents a generic definition of the IPCx register. Refer to Table 7-1 for the exact bit definitions. # 8.0 OSCILLATOR CONFIGURATION Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 6. "Oscillator Configuration"** (DS60001112), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The PIC32MX1XX/2XX 28/36/44-pin Family oscillator system has the following modules and features: - Four external and internal oscillator options as clock sources - On-Chip PLL with user-selectable input divider, multiplier and output divider to boost operating frequency on select internal and external oscillator sources - On-Chip user-selectable divisor postscaler on select oscillator sources - Software-controllable switching between various clock sources - A Fail-Safe Clock Monitor (FSCM) that detects clock failure and permits safe application recovery or shutdown - Dedicated On-Chip PLL for USB peripheral A block diagram of the oscillator system is provided in Figure 8-1. FIGURE 8-1: OSCILLATOR DIAGRAM - Notes: 1. A series resistor, Rs, may be required for AT strip cut crystals or eliminate clipping. Alternately, to increase oscillator circuit gain, add a parallel resistor, RP, with a value of 1 MΩ. - 2. Refer to Section 6. "Oscillator Configuration" (DS60001112) in the "PIC32 Family Reference Manual" for help in determining the best oscillator components. - 3. The PBCLK out is only available on the OSC2 pin in certain clock modes. - 4. The USB PLL is only available on PIC32MX2XX devices. # **Oscillator Control Regiters** | | | | ( <b>z</b> )× | ×(2) | 0, | 0, | 0, | 0 | ō | 0 | |-----------------------------------|------|-----------------------------|------------------|------------------------------|-------|----------|-------------|----------------|-------------|------| | | S | HI Reset | x1xx <b>(2</b> | V XXXX(2) | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | | | | 16/0 | ^ | OSWEN | - | | | | 1 | I | | | | 17/1 | PLLMULT<2:0> | JFRCEN <sup>(3)</sup> SOSCEN | ı | | | ROSEL<3:0> | ı | ı | | | | 18/2 | <u>а</u> | UFRCEN <sup>(3)</sup> | ı | TUN<5:0> | | ROSE | ı | ı | | | | 19/3 | <1:0> | 유 | ı | IΩ | | | ı | l | | | | 20/4 | PBDIV<1:0> | SLPEN | ı | | | I | ı | ı | | | | 21/5 | SOSCRDY PBDIVRDY | SLOCK | I | | | I | - | Ī | | | | 22/6 | SOSCRDY | CLKLOCK ULOCK <sup>(3)</sup> | ı | _ | 14:0> | ı | ı | - | | | Bits | 23/7 | I | CLKLOCK | ı | ı | RODIV<14:0> | ı | | I | | | | 24/8 | ۵ | _ | I | I | | ACTIVE | | I | | | | 25/9 | FRCDIV<2:0> | NOSC<2:0> | - | - | | DIVSWEN ACTIVE | | | | RMAP | | 26/10 | | | I | I | | I | 6 | I | | ISTER | | 27/11 | 6 | 1 | ı | ı | | RSLP | ROTRIM<8:0> | I | | <b>OSCILLATOR CONTROL REGISTE</b> | | 28/12 | PLLODIV<2:0> | ^ | I | I | | 30 | | 1 | | ONTR | | 29/13 | Ь | COSC<2:0> | ı | ı | | SIDL | | ı | | ATOR C | | 30/14 | ı | | I | I | | Ι | | I | | SCILL/ | | 31/15 | 1 | 1 | - | - | - | NO | | | | Ő | ę | egnsЯ jia | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | | <b>TABLE 8-1</b> : | | Register<br>( <sup>1)</sup> | NOOGO | 20000 | | | | F020 REFOCON | MIGTOSS | | | TAB | ssə | Virtual Addr<br>(#_0878) | L | 200 | 010 | 2 | L | P020 | C | 2020 | = unimplemented, read as '0'. Reset values are shown in hexadecimal. All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Reset values are dependent on the DEVCFGx Configuration bits and the type of reset. This bit is only available on PIC32MXZXX devices. Note **ά છ** #### REGISTER 8-1: OSCCON: OSCILLATOR CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|----------------------|-------------------|-------------------|-------------------|-----------------------|------------------|------------------| | 24:24 | U-0 | U-0 | R/W-y | R/W-y | R/W-y | R/W-0 | R/W-0 | R/W-1 | | 31:24 | _ | _ | Р | LLODIV<2:0> | <b>&gt;</b> | F | RCDIV<2:0> | | | 00.40 | U-0 | R-0 | R-1 | R/W-y | R/W-y | R/W-y | R/W-y | R/W-y | | 23:16 | _ | SOSCRDY | PBDIVRDY | PBDIV | /<1:0> | Р | LLMULT<2:0> | • | | 15.0 | U-0 | R-0 | R-0 | R-0 | U-0 | R/W-y | R/W-y | R/W-y | | 15:8 | _ | | COSC<2:0> | | _ | | NOSC<2:0> | | | 7.0 | R/W-0 | R-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-y | R/W-0 | | 7:0 | CLKLOCK | ULOCK <sup>(1)</sup> | SLOCK | SLPEN | CF | UFRCEN <sup>(1)</sup> | SOSCEN | OSWEN | **Legend:** y = Value set from Configuration bits on POR R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-30 Unimplemented: Read as '0' bit 29-27 PLLODIV<2:0>: Output Divider for PLL 111 = PLL output divided by 256 110 = PLL output divided by 64 101 = PLL output divided by 32 100 = PLL output divided by 16 011 = PLL output divided by 8 010 = PLL output divided by 4 001 = PLL output divided by 2 000 = PLL output divided by 1 bit 26-24 FRCDIV<2:0>: Internal Fast RC (FRC) Oscillator Clock Divider bits 111 = FRC divided by 256 110 = FRC divided by 64 101 = FRC divided by 32 100 = FRC divided by 16 011 = FRC divided by 8 010 = FRC divided by 4 001 = FRC divided by 2 (default setting) 000 = FRC divided by 1 bit 23 Unimplemented: Read as '0' bit 22 SOSCRDY: Secondary Oscillator (Sosc) Ready Indicator bit 1 = The Secondary Oscillator is running and is stable 0 = The Secondary Oscillator is still warming up or is turned off bit 21 PBDIVRDY: Peripheral Bus Clock (PBCLK) Divisor Ready bit 1 = PBDIV<1:0> bits can be written 0 = PBDIV<1:0> bits cannot be written bit 20-19 PBDIV<1:0>: Peripheral Bus Clock (PBCLK) Divisor bits 11 = PBCLK is SYSCLK divided by 8 (default) 10 = PBCLK is SYSCLK divided by 4 01 = PBCLK is SYSCLK divided by 2 00 = PBCLK is SYSCLK divided by 1 Note 1: This bit is only available on PIC32MX2XX devices. #### **REGISTER 8-1:** OSCCON: OSCILLATOR CONTROL REGISTER bit 18-16 PLLMULT<2:0>: Phase-Locked Loop (PLL) Multiplier bits 111 = Clock is multiplied by 24 110 = Clock is multiplied by 21 101 = Clock is multiplied by 20 100 = Clock is multiplied by 19 011 = Clock is multiplied by 18 010 = Clock is multiplied by 17 001 = Clock is multiplied by 16 000 = Clock is multiplied by 15 Unimplemented: Read as '0' bit 15 bit 14-12 COSC<2:0>: Current Oscillator Selection bits 111 = Internal Fast RC (FRC) Oscillator divided by FRCDIV<2:0> bits (OSCCON<26:24>) 110 = Internal Fast RC (FRC) Oscillator divided by 16 101 = Internal Low-Power RC (LPRC) Oscillator 100 = Secondary Oscillator (Sosc) 011 = Primary Oscillator (POSC) with PLL module (XTPLL, HSPLL or ECPLL) 010 = Primary Oscillator (Posc) (XT, HS or EC) 001 = Internal Fast RC Oscillator with PLL module via Postscaler (FRCPLL) 000 = Internal Fast RC (FRC) Oscillator bit 11 Unimplemented: Read as '0' bit 10-8 NOSC<2:0>: New Oscillator Selection bits 111 = Internal Fast RC Oscillator (FRC) divided by OSCCON<FRCDIV> bits 110 = Internal Fast RC Oscillator (FRC) divided by 16 101 = Internal Low-Power RC (LPRC) Oscillator 100 = Secondary Oscillator (Sosc) 011 = Primary Oscillator with PLL module (XTPLL, HSPLL or ECPLL) 010 = Primary Oscillator (XT, HS or EC) 001 = Internal Fast Internal RC Oscillator with PLL module via Postscaler (FRCPLL) 000 = Internal Fast Internal RC Oscillator (FRC) On Reset, these bits are set to the value of the FNOSC Configuration bits (DEVCFG1<2:0>). bit 7 **CLKLOCK:** Clock Selection Lock Enable bit If clock switching and monitoring is disabled (FCKSM<1:0> = $1 \times$ ): 1 = Clock and PLL selections are locked 0 = Clock and PLL selections are not locked and may be modified If clock switching and monitoring is enabled (FCKSM<1:0> = 0x): Clock and PLL selections are never locked and may be modified. **ULOCK:** USB PLL Lock Status bit (1) bit 6 1 = The USB PLL module is in lock or USB PLL module start-up timer is satisfied 0 =The USB PLL module is out of lock or USB PLL module start-up timer is in progress or the USB PLL is disabled bit 5 SLOCK: PLL Lock Status bit 1 = The PLL module is in lock or PLL module start-up timer is satisfied 0 = The PLL module is out of lock, the PLL start-up timer is running, or the PLL is disabled bit 4 SLPEN: Sleep Mode Enable bit 1 = The device will enter Sleep mode when a WAIT instruction is executed 0 = The device will enter Idle mode when a WAIT instruction is executed Note 1: This bit is only available on PIC32MX2XX devices. #### REGISTER 8-1: OSCCON: OSCILLATOR CONTROL REGISTER - bit 3 CF: Clock Fail Detect bit - 1 = FSCM has detected a clock failure - 0 = No clock failure has been detected - bit 2 UFRCEN: USB FRC Clock Enable bit(1) - 1 = Enable the FRC as the clock source for the USB clock source - 0 = Use the Primary Oscillator or USB PLL as the USB clock source - bit 1 SOSCEN: Secondary Oscillator (Sosc) Enable bit - 1 = Enable the Secondary Oscillator - 0 = Disable the Secondary Oscillator - bit 0 OSWEN: Oscillator Switch Enable bit - 1 = Initiate an oscillator switch to selection specified by NOSC<2:0> bits - 0 = Oscillator switch is complete - Note 1: This bit is only available on PIC32MX2XX devices. #### REGISTER 8-2: OSCTUN: FRC TUNING REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|---------------------|------------------|------------------| | 24.04 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 00.40 | U-0 | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 23:16 | _ | _ | _ | _ | _ | _ | _ | | | 45.0 | U-0 | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | _ | _ | _ | _ | _ | _ | _ | 1 | | 7.0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | _ | _ | | | TUN< | 5:0> <sup>(1)</sup> | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-6 Unimplemented: Read as '0' bit 5-0 **TUN<5:0>:** FRC Oscillator Tuning bits<sup>(1)</sup> 100000 = Center frequency -12.5% 100001 = • . 111111 = 000000 = Center frequency. Oscillator runs at minimal frequency (8 MHz) 000001 = • • 011110 = 011111 = Center frequency +12.5% **Note 1:** OSCTUN functionality has been provided to help customers compensate for temperature effects on the FRC frequency over a wide range of temperatures. The tuning step size is an approximation, and is neither characterized, nor tested. #### REGISTER 8-3: REFOCON: REFERENCE OSCILLATOR CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------------------|-------------------|------------------|------------------| | 04:04 | U-0 | R/W-0 | 31:24 | _ | | | R | DDIV<14:8> <sup>(</sup> | 1,3) | | | | 00.40 | R/W-0 | 23:16 | | | | RODIV< | 7:0> <b>(1,3)</b> | | | | | 45.0 | R/W-0 | RODIV<7:0>(1,3) R/W-0 U-0 R/W-0 R/W-0 U-0 R/W-0, HC R-0, HS, HC ON — SIDL OE RSLP(2) — DIVSWEN ACTIVE | | | | | | | | 15:8 | ON | | | | | | | | | 7.0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | _ | _ | _ | _ | | ROSEL | <3:0>(1) | | **Legend:** HC = Hardware Clearable HS = Hardware Settable R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31 Unimplemented: Read as '0' bit 30-16 RODIV<14:0> Reference Clock Divider bits(1,3) The value selects the reference clock divider bits. See Figure 8-1 for information. bit 15 ON: Output Enable bit 1 = Reference Oscillator module is enabled 0 = Reference Oscillator module is disabled bit 14 Unimplemented: Read as '0' bit 13 SIDL: Peripheral Stop in Idle Mode bit 1 = Discontinue module operation when the device enters Idle mode 0 = Continue module operation when the device enters Idle mode bit 12 **OE:** Reference Clock Output Enable bit 1 = Reference clock is driven out on REFCLKO pin 0 = Reference clock is not driven out on REFCLKO pin bit 11 RSLP: Reference Oscillator Module Run in Sleep bit (2) 1 = Reference Oscillator module output continues to run in Sleep 0 = Reference Oscillator module output is disabled in Sleep bit 10 Unimplemented: Read as '0' bit 9 DIVSWEN: Divider Switch Enable bit 1 = Divider switch is in progress 0 = Divider switch is complete bit 8 ACTIVE: Reference Clock Request Status bit 1 = Reference clock request is active 0 = Reference clock request is not active bit 7-4 Unimplemented: Read as '0' Note 1: The ROSEL and RODIV bits should not be written while the ACTIVE bit is '1', as undefined behavior may result. 2: This bit is ignored when the ROSEL<3:0> bits = 0000 or 0001. 3: While the ON bit is set to '1', writes to these bits do not take effect until the DIVSWEN bit is also set to '1'. #### REGISTER 8-3: REFOCON: REFERENCE OSCILLATOR CONTROL REGISTER bit 3-0 ROSEL<3:0>: Reference Clock Source Select bits<sup>(1)</sup> ``` 1111 = Reserved; do not use ``` • • 1001 = Reserved; do not use 1000 = REFCLKI 0111 = System PLL output 0110 = USB PLL output 0101 = Sosc 0100 = LPRC 0011 = FRC 0010 = Posc 0001 = PBCLK 0000 = SYSCLK - Note 1: The ROSEL and RODIV bits should not be written while the ACTIVE bit is '1', as undefined behavior may result. - 2: This bit is ignored when the ROSEL<3:0> bits = 0000 or 0001. - 3: While the ON bit is set to '1', writes to these bits do not take effect until the DIVSWEN bit is also set to '1'. #### REGISTER 8-4: REFOTRIM: REFERENCE OSCILLATOR TRIM REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | R/W-0 | 31:24 | | | | ROTRI | √l<8:1> | | | | | 00.40 | R/W-0 | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 23:16 | ROTRIM<0> | _ | _ | _ | _ | _ | _ | _ | | 45.0 | U-0 | R-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | _ | _ | _ | _ | _ | _ | _ | | | 7.0 | U-0 | 7:0 | _ | | _ | _ | _ | | _ | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-23 ROTRIM<8:0>: Reference Oscillator Trim bits 111111111 = 511/512 divisor added to RODIV value 1111111110 = 510/512 divisor added to RODIV value • • 100000000 = 256/512 divisor added to RODIV value • • 000000010 = 2/512 divisor added to RODIV value 000000001 = 1/512 divisor added to RODIV value 000000000 = 0/512 divisor added to RODIV value bit 22-0 Unimplemented: Read as '0' **Note:** While the ON (REFOCON<15>) bit is '1', writes to this register do not take effect until the DIVSWEN bit is also set to '1'. # 9.0 DIRECT MEMORY ACCESS (DMA) CONTROLLER Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 31. "Direct Memory Access (DMA) Controller" (DS60001117), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). The PIC32 Direct Memory Access (DMA) controller is a bus master module useful for data transfers between different devices without CPU intervention. The source and destination of a DMA transfer can be any of the memory mapped modules existent in the PIC32, such as Peripheral Bus devices: SPI, UART, PMP, etc., or memory itself. Figure 9-1 show a block diagram of the DMA Controller module. The DMA Controller module has the following key features: - · Four identical channels, each featuring: - Auto-increment source and destination address registers - Source and destination pointers - Memory to memory and memory to peripheral transfers - · Automatic word-size detection: - Transfer granularity, down to byte level - Bytes need not be word-aligned at source and destination - · Fixed priority channel arbitration - · Flexible DMA channel operating modes: - Manual (software) or automatic (interrupt) DMA requests - One-Shot or Auto-Repeat Block Transfer modes - Channel-to-channel chaining - · Flexible DMA requests: - A DMA request can be selected from any of the peripheral interrupt sources - Each channel can select any (appropriate) observable interrupt as its DMA request source - A DMA transfer abort can be selected from any of the peripheral interrupt sources - Pattern (data) match transfer termination - · Multiple DMA channel status interrupts: - DMA channel block transfer complete - Source empty or half empty - Destination full or half full - DMA transfer aborted due to an external event - Invalid DMA address generated - · DMA debug support features: - Most recent address accessed by a DMA channel - Most recent DMA channel to transfer data - CRC Generation module: - CRC module can be assigned to any of the available channels - CRC module is highly configurable FIGURE 9-1: DMA BLOCK DIAGRAM # **DMA Control Registers** **DMA GLOBAL REGISTER MAP TABLE 9-1:** | S | PII Reseta | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | |------|---------------------------------|-------|-----------|--------------|---------------|----------|------------------| | | 16/0 | 1 | 1 | ı | | | | | • | 17/1 | I | 1 | ı | DMACH<2:0>(2) | | | | | 18/2 | ı | 1 | I | NO | | | | | 19/3 | I | I | I | RDWR | | | | | 20/4 | ı | ı | ı | I | | | | | 21/5 | 1 | 1 | ı | 1 | | | | | 22/6 | I | ı | _ | ı | | | | Bits | 23/7 | I | 1 | _ | 1 | 20.10.70 | 70.107 | | ā | 24/8 | 1 | 1 | ı | 1 | 7 | | | | 25/9 | I | 1 | _ | 1 | | | | | 26/10 | ı | ı | _ | ı | | | | | 27/11 | ı | DMABUSY | ı | I | | | | | 28/12 | I | SUSPENDDI | | ı | | | | | 29/13 | 1 | I | ı | 1 | | | | | 30/14 | ı | 1 | ı | 1 | | | | | 31/15 | 1 | NO | ı | 1 | | | | ŧ | Bit Range | 31:16 | 15:0 | | 15:0 | 31:16 | 15:0 | | | Register<br>Name <sup>(1)</sup> | 1400 | NO NACON | 2010 DAACTAT | | מטטאיר | אחחה אויים טייטי | | ssə | Virtual Addr<br>(#_8878) | | 3000 | 2010 | 200 | 2000 | 2020 | | | ibbA lsuhiV ∺ | | | | | | | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. # **DMA CRC REGISTER MAP TABLE 9-2:** | s | tjəsə別 IIA | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | |------|----------------------------------------|-----------|---------------------|--------------|---------------------------------------------------------------------------------------------|---------------|------------------| | | 16/0 | ı | | | | | | | | 17/1 | ı | CRCCH<2:0> | | | | | | | 18/2 | I | S | | | | | | | 19/3 | 1 | - | | | | | | | 20/4 | I | I | | | | | | | 21/5 | ı | CRCTYP | | | | | | | 22/6 | ı | CRCEN CRCAPP CRCTYP | | | | | | Bits | 23/7 | ı | CRCEN | -0-15/VIIV | 0.10 | DCBCV0B/24:0> | 0 | | B | 24/8 | BITO | | Valoria | ב<br>ב<br>ב | )<br>VOGO | 2020 | | | 25/9 | 1 | | | | | | | | 26/10 | 1 | PLEN<4:0> | | | | | | | 27/11 | WBO | | | | | | | | 28/12 | BYTO<1:0> | | | | | | | | 29/13 | 53 | | | | | | | | 30/14 | 1 | - | | | | | | | 31/15 | 1 | ı | | | | | | ŧ | Bit Range | 31:16 | 15:0 | | 15:0 | 31:16 | 15:0 | | | Register<br>(¹)<br>Mame <sup>(¹)</sup> | DCBCCON | | 040 PCPCDATA | ב<br>ב<br>ב<br>ב<br>ב<br>ב<br>ב<br>ב<br>ב<br>ב<br>ב<br>ב<br>ב<br>ב<br>ב<br>ב<br>ב<br>ב<br>ב | SOED DOBOVOR | ב<br>ב<br>האטצטם | | | Virtual Addr<br>(#_88 <b>78</b> ) | 0000 | 2000 | 3040 | 2 | 2050 | 2000 | | | ibbA lsutriV 용 | | | | | | | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Legend: Note 1: | TABLE | LE 9-3: | D | A CHA! | NELS | DMA CHANNELS 0-3 REGISTE | SISTER | MAP | | | | | | | | | | | | | |--------------------------|---------------------------------------|---------------|--------|-------|--------------------------|-------------|-----------------|-------|-------------|------------------|-------------------------|--------|--------|-------------|---------|--------|------------|--------|------------| | ssə | | ē | | | | | | | | Bits | ts | | | | | | | | s | | Virtual Addr<br>(#_8878) | register<br><sup>(1)</sup><br>ปลากรับ | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | stəsəЯ IIA | | 0000 | | 31:16 | I | ı | I | I | I | I | I | I | I | I | I | I | ı | I | ı | I | 0000 | | 30pn | DCHOCON | 15:0 ( | CHBUSY | ı | ı | I | ı | ı | ı | CHCHNS | CHEN | CHAED | CHCHN | CHAEN | 1 | CHEDET | CHPRI<1:0> | | 0000 | | 2070 | NOUSURUS | 31:16 | 1 | I | 1 | I | ı | ı | ı | I | | | | CHAIRQ<7:0> | ><7:0> | | • | 0 | 00FF | | | | 15:0 | | | | CHSIR | :Q<7:0> | | | | CFORCE | CABORT | PATEN | SIRGEN | AIRGEN | _ | 1 | 1 | FF00 | | 3080 | DCH0INT | 31:16 | I | I | I | I | I | I | I | I | CHSDIE | CHSHIE | CHDDIE | CHDHE | CHBCIE | CHCCIE | CHTAIE | | 0000 | | | | 15:0 | I | I | I | I | I | I | I | I | CHSDIF | CHSHIL | CHDDIF | CHUHIL | CHBCIF | CHCCIF | CHIAIF | CHEKE | 0000 | | 3090 | DCH0SSA | 31:16<br>15:0 | | | | | | | | CHSSA<31:0> | <31:0> | | | | | | | 0 0 | 0000 | | 30A0 | DCH0DSA | 31:16 | | | | | | | | CHDSA<31:0> | <31:0> | | | | | | | | 0000 | | 0000 | PCHOSOI7 | 31:16 | I | I | ı | I | I | ı | I | I | I | I | I | I | I | ı | I | I | 0000 | | ogne | | 15:0 | | | | | | | | CHSSIZ<15:0> | <15:0> | | | 1 | | | | ) | 0000 | | 000 | 7130000 | 31:16 | 1 | ı | I | 1 | I | ı | I | 1 | 1 | 1 | 1 | 1 | 1 | ı | ı | ı | 0000 | | 2000 | | 15:0 | | | | | | | | CHDSIZ<15:0> | <15:0> | | | | | | | 0 | 0000 | | 0000 | отазопоа | 31:16 | 1 | I | 1 | I | ı | I | 1 | I | I | I | ı | I | 1 | ı | ı | 1 | 0000 | | 2 | | 15:0 | | | | | | | | CHSPTR<15:0> | <15:0> | | | | | | | ) | 0000 | | 300 | GTOUDOL | 31:16 | 1 | 1 | I | 1 | I | I | I | 1 | I | 1 | 1 | I | 1 | I | I | 1 | 0000 | | 200 | | 15:0 | | | | | • | | | CHDPTR<15:0> | २<15:0> | | • | | | | • | | 0000 | | SOFO | DCHOC617 | 31:16 | 1 | ı | Ī | 1 | 1 | I | I | 1 | 1 | 1 | 1 | 1 | 1 | I | 1 | 1 | 0000 | | 5 | 210001100 | 15:0 | | • | | | | • | | CHCSIZ<15:0> | <15:0> | | | | | • | • | | 0000 | | 3100 | DCHOCPTR | 31:16 | I | ı | ı | I | I | I | ı | I | I | I | I | I | l | ĺ | ı | ı | 0000 | | | | 15:0 | • | • | • | | | • | | CHCPTR<15:0> | <b>&lt;&lt;15:0&gt;</b> | | | | | • | • | U | 0000 | | 3110 | DCH0DAT | 31:16 | 1 | I | I | 1 | I | ı | 1 | I | I | I | I | | 1/2/2/2 | I | 1 | 1 | 0000 | | | | 21.5 | | | | | | | | | | | | 5 | 2 | | | | | | 3120 | DCH1CON | | CHBUSY | 1 | I | | I | l | ı | CHCHNS | CHEN | CHAED | CHCHN | CHAEN | I | CHEDET | CHPRI<1:0> | | 0000 | | 2,0 | | 31:16 | I | ı | ı | 1 | I | ı | ı | 1 | | | | CHAIRQ<7:0> | <0:7>₹ | • | | | 00FF | | 3130 | חכשוברסוא | 15:0 | | | | CHSIR | (Q<7:0> | | | | CFORCE | CABORT | PATEN | SIRGEN | AIRGEN | _ | 1 | 1 | FF00 | | 3140 | TNITHJU | 31:16 | 1 | I | ı | I | I | I | ı | I | CHSDIE | CHSHIE | CHDDIE | CHDHIE | CHBCIE | CHCCIE | CHTAIE | | 0000 | | 5 | | 15:0 | I | ı | ı | 1 | ı | I | ı | I | CHSDIF | CHSHIF | CHDDIF | CHDHIF | CHBCIF | CHCCIF | CHTAIF | CHERIF | 0000 | | 3150 | DCH1SSA | 31:16 | | | | | | | | CHSSA<31:0> | <31:0> | | | | | | | | 0000 | | 3160 | DCH1DSA | 31:16 | | | | | | | | CHDSA<31:0> | <31:0> | | | | | | | | 0000 | | | ] i | 2.2. | | 1 | acmolamia | o poor pota | uloutocoo (c, c | 0 | od ai amodo | lo series de com | | | | | | | | | ) | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Legend: Note 1: stəsəЯ IIA CHERIE 9 CHTAIE 7 CHCCIE CHCCIF 8/2 1 CHBCIE AIRGEN <u>8</u> CHPDAT<7:0> CHAIRQ<7:0> SEPE SIRGEN CHAEN 20/4 PATEN CHDDIE CHDDIF CHSHE CHSHIF 22/6 CFORCE CHSDIE CHSDIF CHEN — — — CHSPTR<15:0> — — — CHDPTR<15:0> 23/7 CHDPTR<15:0> CHCPTR<15:0> CHSPTR<15:0> CHSSIZ<15:0> CHDSIZ<15:0> CHSSIZ<15:0> CHCSIZ<15:0> CHCSIZ<15:0> CHSSA<31:0> CHDSA<31:0> CHDSIZ<15:0> Bits imes = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal CHCHNS 24/8 1 25/9 26/10 27/11 CHSIRQ<7:0> 28/12 29/13 1 30/14 CHBUSY 31:16 31:16 31:16 31:16 31:16 31:16 31:16 15:0 15:0 31:16 15:0 31:16 15:0 31:16 15:0 31:16 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 Bit Range **DCH1CPTR** DCH1SSIZ **DCH1DSIZ** DCH1SPTR DCH1DPTR DCH2CON DCH2SSIZ **DCH2DSIZ** DCH2SPTR **DCH2DPTR DCH2CSIZ DCH1CSIZ DCH1DAT** DCH2SSA **DCH2DSA DCH2ECON DCH2INT** Register Name<sup>(1)</sup> Legend: 3100 31F0 3270 3180 31A0 31B0 31D0 31E0 3210 3220 3230 3240 3250 3260 Virtual Address (#\_887**8**) 3190 DMA CHANNELS 0-3 REGISTER MAP (CONTINUED) 9-3: BLE All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. CHERIE CHERIF 16/0 CHPRI<1:0> CHTAIE CHTAIF 7 CHCCIF CHCCIE 18/2 CHBCIF AIRGEN CHBCIE 19/3 CHPDAT<7:0> CHAIRQ<7:0> CHPDAT<7:0> SIRGEN CHDHIF CHDHIE CHAEN 20/4 CHDDIE PATEN CHDDIF CHSHIF CABORT CHSHIE 22/6 CFORCE CHSDIE CHSDIF CHEN 23/7 CHCPTR<15:0> CHSPTR<15:0> CHDPTR<15:0> CHCPTR<15:0> CHSSIZ<15:0> CHDSIZ<15:0> CHCSIZ<15:0> CHSSA<31:0> CHDSA<31:0> Bits imes = unknown value on Reset; - = unimplemented, read as 0 . Reset values are shown in hexadecimal. CHCHNS 24/8 25/9 DMA CHANNELS 0-3 REGISTER MAP (CONTINUED) ı 26/10 ı - - - CHSIRQ<7:0> I 28/12 1 29/13 ı 30/14 ı CHBUSY 31:16 31:16 31:16 31:16 31:16 15:0 31:16 15:0 15:0 31:16 15:0 31:16 15:0 15:0 31:16 15:0 15:0 15:0 15:0 15:0 15:0 15:0 Bit Range **DCH3SSIZ DCH3DSIZ DCH3SPTR DCH3CPTR DCH3CON DCH3DSA DCH3CSIZ DCH3DAT** DCH3ECON **DCH3SSA DCH3INT** 9-3: **DCH2DAT** рснзрь-Register Name<sup>(1)</sup> TABLE ! Legend: 32A0 32E0 32B0 32C0 32D0 3300 3310 3320 3330 3340 3350 Virtual Address (BF88\_#) All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. stəsəЯ IIA Note REGISTER 9-1: DMACON: DMA CONTROLLER CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | <del>-</del> | _ | _ | _ | | 00.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1)</sup> | _ | _ | SUSPEND | DMABUSY | _ | _ | _ | | 7:0 | U-0 | | _ | _ | _ | _ | _ | _ | _ | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ON: DMA On bit<sup>(1)</sup> 1 = DMA module is enabled 0 = DMA module is disabled bit 14-13 **Unimplemented:** Read as '0' bit 12 SUSPEND: DMA Suspend bit 1 = DMA transfers are suspended to allow CPU uninterrupted access to data bus 0 = DMA operates normally bit 11 DMABUSY: DMA Module Busy bit 1 = DMA module is active 0 = DMA module is disabled and not actively transferring data bit 10-0 Unimplemented: Read as '0' **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. #### REGISTER 9-2: DMASTAT: DMA STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.04 | U-0 | 31:24 | | _ | _ | | _ | | _ | | | 00:40 | U-0 | 23:16 | _ | _ | _ | _ | _ | | _ | | | 15.0 | U-0 | 15:8 | _ | _ | _ | _ | _ | _ | _ | _ | | 7:0 | U-0 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | R-0 | | | | _ | | _ | RDWR | | DMACH<2:0> | , | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-4 Unimplemented: Read as '0' bit 3 RDWR: Read/Write Status bit 1 = Last DMA bus access was a read0 = Last DMA bus access was a write bit 2-0 DMACH<2:0>: DMA Channel bits These bits contain the value of the most recent active DMA channel. #### REGISTER 9-3: DMAADDR: DMA ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|--|--|--| | 24.04 | R-0 | | | | | | | | 31:24 | DMAADDR<31:24> | | | | | | | | | | | | | | | | 20.40 | R-0 | | | | | | | | 23:16 | DMAADDR<23:16> | | | | | | | | | | | | | | | | 4 E . O | R-0 | | | | | | | | 15:8 | DMAADDR<15:8> | | | | | | | | | | | | | | | | 7:0 | R-0 | | | | | | | | | | | | DMAADD | R<7:0> | | DMAADDR<7:0> | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-0 DMAADDR<31:0>: DMA Module Address bits These bits contain the address of the most recent DMA access. #### REGISTER 9-4: DCRCCON: DMA CRC CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-----------------------|-------------------|-------------------|--------------------|-------------------|------------------|------------------| | 24.04 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | | 31:24 | _ | _ | BYTO<1:0> | | WBO <sup>(1)</sup> | _ | _ | BITO | | 00.46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 15:8 | _ | _ | _ | | | PLEN<4:0> | | | | 7:0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | | CRCEN | CRCAPP <sup>(1)</sup> | CRCTYP | _ | _ | ( | CRCCH<2:0> | • | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-30 Unimplemented: Read as '0' bit 29-28 BYTO<1:0>: CRC Byte Order Selection bits - 11 = Endian byte swap on half-word boundaries (i.e., source half-word order with reverse source byte order per half-word) - 10 = Swap half-words on word boundaries (i.e., reverse source half-word order with source byte order per half-word) - 01 = Endian byte swap on word boundaries (i.e., reverse source byte order) - 00 = No swapping (i.e., source byte order) - bit 27 WBO: CRC Write Byte Order Selection bit (1) - 1 = Source data is written to the destination re-ordered as defined by BYTO<1:0> - 0 = Source data is written to the destination unaltered bit 26-25 Unimplemented: Read as '0' bit 24 BITO: CRC Bit Order Selection bit When CRCTYP (DCRCCON<15>) = $\underline{1}$ (CRC module is in IP Header mode): - 1 = The IP header checksum is calculated Least Significant bit (LSb) first (i.e., reflected) - 0 = The IP header checksum is calculated Most Significant bit (MSb) first (i.e., not reflected) When CRCTYP (DCRCCON<15>) = 0 (CRC module is in LFSR mode): - 1 = The LFSR CRC is calculated Least Significant bit first (i.e., reflected) - 0 = The LFSR CRC is calculated Most Significant bit first (i.e., not reflected) - bit 23-13 Unimplemented: Read as '0' - bit 12-8 PLEN<4:0>: Polynomial Length bits When CRCTYP (DCRCCON<15>) = $\underline{1}$ (CRC module is in IP Header mode): These bits are unused. When CRCTYP (DCRCCON<15>) = 0 (CRC module is in LFSR mode): Denotes the length of the polynomial – 1. bit 7 CRCEN: CRC Enable bit - 1 = CRC module is enabled and channel transfers are routed through the CRC module - 0 = CRC module is disabled and channel transfers proceed normally - **Note 1:** When WBO = 1, unaligned transfers are not supported and the CRCAPP bit cannot be set. #### REGISTER 9-4: DCRCCON: DMA CRC CONTROL REGISTER (CONTINUED) - bit 6 CRCAPP: CRC Append Mode bit(1) - 1 = The DMA transfers data from the source into the CRC but NOT to the destination. When a block transfer completes the DMA writes the calculated CRC value to the location given by CHxDSA - 0 = The DMA transfers data from the source through the CRC obeying WBO as it writes the data to the destination - bit 5 CRCTYP: CRC Type Selection bit - 1 = The CRC module will calculate an IP header checksum - 0 = The CRC module will calculate a LFSR CRC - bit 4-3 Unimplemented: Read as '0' - bit 2-0 CRCCH<2:0>: CRC Channel Select bits - 111 = CRC is assigned to Channel 7 - 110 = CRC is assigned to Channel 6 - 101 = CRC is assigned to Channel 5 - 100 = CRC is assigned to Channel 4 - 011 = CRC is assigned to Channel 3 - 010 = CRC is assigned to Channel 2 - 001 = CRC is assigned to Channel 1 - 000 = CRC is assigned to Channel 0 Note 1: When WBO = 1, unaligned transfers are not supported and the CRCAPP bit cannot be set. #### REGISTER 9-5: DCRCDATA: DMA CRC DATA REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--| | 31:24 | R/W-0 | | | | 31.24 | DCRCDATA<31:24> | | | | | | | | | | | | 23:16 | R/W-0 | | | | 23.10 | DCRCDATA<23:16> | | | | | | | | | | | | 45.0 | R/W-0 | | | | 15:8 | DCRCDATA<15:8> | | | | | | | | | | | | 7:0 | R/W-0 | | | | | | DCRCDATA<7:0> | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-0 DCRCDATA<31:0>: CRC Data Register bits Writing to this register will seed the CRC generator. Reading from this register will return the current value of the CRC. Bits greater than PLEN will return '0' on any read. When CRCTYP (DCRCCON<15>) = 1 (CRC module is in IP Header mode): Only the lower 16 bits contain IP header checksum information. The upper 16 bits are always '0'. Data written to this register is converted and read back in 1's complement form (i.e., current IP header checksum value). When CRCTYP (DCRCCON<15>) = 0 (CRC module is in LFSR mode): Bits greater than PLEN will return '0' on any read. #### REGISTER 9-6: DCRCXOR: DMA CRCXOR ENABLE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--| | 24.24 | R/W-0 | | | | 31:24 | DCRCXOR<31:24> | | | | | | | | | | | | 22:46 | R/W-0 | | | | 23:16 | DCRCXOR<23:16> | | | | | | | | | | | | 45.0 | R/W-0 | | | | 15:8 | DCRCXOR<15:8> | | | | | | | | | | | | 7:0 | R/W-0 | | | | | DCRCXOR<7:0> | | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-0 DCRCXOR<31:0>: CRC XOR Register bits When CRCTYP (DCRCCON<15>) = $\underline{1}$ (CRC module is in IP Header mode): This register is unused. When CRCTYP (DCRCCON<15>) = 0 (CRC module is in LFSR mode): - 1 = Enable the XOR input to the Shift register - 0 = Disable the XOR input to the Shift register; data is shifted in directly from the previous stage in the register REGISTER 9-7: DCHxCON: DMA CHANNEL 'x' CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|---------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|-----------------------| | 31:24 | U-0 | | _ | _ | _ | _ | _ | _ | _ | _ | | 22:46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | | 15:8 | CHBUSY | _ | _ | _ | _ | _ | _ | CHCHNS <sup>(1)</sup> | | 7.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R-0 | R/W-0 | R/W-0 | | 7:0 | CHEN <sup>(2)</sup> | CHAED | CHCHN | CHAEN | _ | CHEDET | CHPF | RI<1:0> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 CHBUSY: Channel Busy bit 1 = Channel is active or has been enabled 0 = Channel is inactive or has been disabled bit 14-9 Unimplemented: Read as '0' bit 8 CHCHNS: Chain Channel Selection bit (1) 1 = Chain to channel lower in natural priority (CH1 will be enabled by CH2 transfer complete) 0 = Chain to channel higher in natural priority (CH1 will be enabled by CH0 transfer complete) bit 7 CHEN: Channel Enable bit(2) 1 = Channel is enabled 0 = Channel is disabled bit 6 CHAED: Channel Allow Events If Disabled bit 1 = Channel start/abort events will be registered, even if the channel is disabled 0 = Channel start/abort events will be ignored if the channel is disabled bit CHCHN: Channel Chain Enable bit 1 = Allow channel to be chained 0 = Do not allow channel to be chained bit 4 CHAEN: Channel Automatic Enable bit 1 = Channel is continuously enabled, and not automatically disabled after a block transfer is complete 0 = Channel is disabled on block transfer complete bit 3 Unimplemented: Read as '0' bit 2 CHEDET: Channel Event Detected bit 1 = An event has been detected 0 = No events have been detected bit 1-0 CHPRI<1:0>: Channel Priority bits 11 = Channel has priority 3 (highest) 10 = Channel has priority 2 01 = Channel has priority 1 00 = Channel has priority 0 **Note 1:** The chain selection bit takes effect when chaining is enabled (i.e., CHCHN = 1). 2: When the channel is suspended by clearing this bit, the user application should poll the CHBUSY bit (if available on the device variant) to see when the channel is suspended, as it may take some clock cycles to complete a current transaction before the channel is suspended. #### REGISTER 9-8: DCHxECON: DMA CHANNEL 'x' EVENT CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | |--------------|----------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--| | 31:24 | U-0 | | | 31.24 | _ | _ | _ | _ | _ | _ | _ | _ | | | | 22:46 | R/W-1 | | | 23:16 | CHAIRQ<7:0> <sup>(1)</sup> | | | | | | | | | | | 15:8 | R/W-1 | | | 15.6 | CHSIRQ<7:0>(1) | | | | | | | | | | | 7:0 | S-0 | S-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | | | | 7:0 | CFORCE | CABORT | PATEN | SIRQEN | AIRQEN | 1 | | _ | | | Legend:S = Settable bitR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown bit 31-24 Unimplemented: Read as '0' bit 23-16 CHAIRQ<7:0>: Channel Transfer Abort IRQ bits(1) 11111111 = Interrupt 255 will abort any transfers in progress and set CHAIF flag • . 00000001 = Interrupt 1 will abort any transfers in progress and set CHAIF flag 00000000 = Interrupt 0 will abort any transfers in progress and set CHAIF flag bit 15-8 CHSIRQ<7:0>: Channel Transfer Start IRQ bits(1) 11111111 = Interrupt 255 will initiate a DMA transfer . . 00000001 = Interrupt 1 will initiate a DMA transfer 00000000 = Interrupt 0 will initiate a DMA transfer bit 7 **CFORCE:** DMA Forced Transfer bit 1 = A DMA transfer is forced to begin when this bit is written to a '1' 0 = This bit always reads '0' bit 6 CABORT: DMA Abort Transfer bit 1 = A DMA transfer is aborted when this bit is written to a '1' 0 = This bit always reads '0' bit 5 PATEN: Channel Pattern Match Abort Enable bit 1 = Abort transfer and clear CHEN on pattern match 0 = Pattern match is disabled bit 4 SIRQEN: Channel Start IRQ Enable bit 1 = Start channel cell transfer if an interrupt matching CHSIRQ occurs 0 = Interrupt number CHSIRQ is ignored and does not start a transfer bit 3 AIRQEN: Channel Abort IRQ Enable bit 1 = Channel transfer is aborted if an interrupt matching CHAIRQ occurs 0 = Interrupt number CHAIRQ is ignored and does not terminate a transfer bit 2-0 Unimplemented: Read as '0' Note 1: See Table 7-1: "Interrupt IRQ, Vector and Bit Location" for the list of available interrupt IRQ sources. #### REGISTER 9-9: DCHxINT: DMA CHANNEL 'x' INTERRUPT CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | | _ | _ | | 00.40 | R/W-0 | 23:16 | CHSDIE | CHSHIE | CHDDIE | CHDHIE | CHBCIE | CHCCIE | CHTAIE | CHERIE | | 45.0 | U-0 | 15:8 | _ | _ | _ | _ | _ | _ | _ | _ | | 7:0 | R/W-0 | | CHSDIF | CHSHIF | CHDDIF | CHDHIF | CHBCIF | CHCCIF | CHTAIF | CHERIF | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-24 Unimplemented: Read as '0' bit 23 CHSDIE: Channel Source Done Interrupt Enable bit 1 = Interrupt is enabled0 = Interrupt is disabled bit 22 CHSHIE: Channel Source Half Empty Interrupt Enable bit 1 = Interrupt is enabled0 = Interrupt is disabled bit 21 CHDDIE: Channel Destination Done Interrupt Enable bit 1 = Interrupt is enabled0 = Interrupt is disabled bit 20 CHDHIE: Channel Destination Half Full Interrupt Enable bit 1 = Interrupt is enabled0 = Interrupt is disabled bit 19 CHBCIE: Channel Block Transfer Complete Interrupt Enable bit 1 = Interrupt is enabled0 = Interrupt is disabled bit 18 CHCCIE: Channel Cell Transfer Complete Interrupt Enable bit 1 = Interrupt is enabled0 = Interrupt is disabled bit 17 CHTAIE: Channel Transfer Abort Interrupt Enable bit 1 = Interrupt is enabled0 = Interrupt is disabled bit 16 CHERIE: Channel Address Error Interrupt Enable bit 1 = Interrupt is enabled0 = Interrupt is disabled bit 15-8 Unimplemented: Read as '0' bit 7 CHSDIF: Channel Source Done Interrupt Flag bit 1 = Channel Source Pointer has reached end of source (CHSPTR = CHSSIZ) 0 = No interrupt is pending bit 6 CHSHIF: Channel Source Half Empty Interrupt Flag bit 1 = Channel Source Pointer has reached midpoint of source (CHSPTR = CHSSIZ/2) 0 = No interrupt is pending bit 5 CHDDIF: Channel Destination Done Interrupt Flag bit 1 = Channel Destination Pointer has reached end of destination (CHDPTR = CHDSIZ) 0 = No interrupt is pending ### REGISTER 9-9: DCHxINT: DMA CHANNEL 'x' INTERRUPT CONTROL REGISTER (CONTINUED) - bit 4 **CHDHIF:** Channel Destination Half Full Interrupt Flag bit - 1 = Channel Destination Pointer has reached midpoint of destination (CHDPTR = CHDSIZ/2) - 0 = No interrupt is pending - bit 3 CHBCIF: Channel Block Transfer Complete Interrupt Flag bit - 1 = A block transfer has been completed (the larger of CHSSIZ/CHDSIZ bytes has been transferred), or a pattern match event occurs - 0 = No interrupt is pending - bit 2 CHCCIF: Channel Cell Transfer Complete Interrupt Flag bit - 1 = A cell transfer has been completed (CHCSIZ bytes have been transferred) - 0 = No interrupt is pending - bit 1 CHTAIF: Channel Transfer Abort Interrupt Flag bit - 1 = An interrupt matching CHAIRQ has been detected and the DMA transfer has been aborted - 0 = No interrupt is pending - bit 0 CHERIF: Channel Address Error Interrupt Flag bit - 1 = A channel address error has been detected (either the source or the destination address is invalid) - 0 = No interrupt is pending ### REGISTER 9-10: DCHxSSA: DMA CHANNEL 'x' SOURCE START ADDRESS REGISTER | Bit Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | |-----------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--| | 24.24 | R/W-0 | | | 31:24 | CHSSA<31:24> | | | | | | | | | | | 00:40 | R/W-0 | | | 23:16 | CHSSA<23:16> | | | | | | | | | | | 45.0 | R/W-0 | | | 15:8 | CHSSA<15:8> | | | | | | | | | | | 7:0 | R/W-0 | | | | | | | CHSSA | <7:0> | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-0 CHSSA<31:0> Channel Source Start Address bits Channel source start address. Note: This must be the physical address of the source. ### REGISTER 9-11: DCHxDSA: DMA CHANNEL 'x' DESTINATION START ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--| | 24.24 | R/W-0 | | | | | 31:24 | | | | CHDSA< | 31:24> | | | 7/9/1 24/16/8/0 | | | | | | 22.46 | R/W-0 | | | | | 23:16 | CHDSA<23:16> | | | | | | | | | | | | | 45.0 | R/W-0 | | | | | 15:8 | CHDSA<15:8> | | | | | | | | | | | | | 7.0 | R/W-0 | | | | | 7:0 | | | | CHDSA | <7:0> | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-0 CHDSA<31:0>: Channel Destination Start Address bits Channel destination start address. Note: This must be the physical address of the destination. #### REGISTER 9-12: DCHxSSIZ: DMA CHANNEL 'x' SOURCE SIZE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--| | 31:24 | U-0 | | 31.24 | _ | _ | _ | _ | | _ | | _ | | | 22:46 | U-0 | | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | | 45.0 | R/W-0 | | 15:8 | | CHSSIZ<15:8> | | | | | | | | | 7:0 | R/W-0 | | 7:0 | | | | CHSSIZ | <7:0> | | | | | Legend: -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-0 CHSSIZ<15:0>: Channel Source Size bits 1111111111111111 = 65,535 byte source size : : 0000000000000010 = 2 byte source size 0000000000000001 = 1 byte source size 00000000000000000 = 65,536 byte source size ### REGISTER 9-13: DCHxDSIZ: DMA CHANNEL 'x' DESTINATION SIZE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--| | 31:24 | U-0 | | | | 31:24 | _ | | _ | _ | _ | _ | _ | _ | | | | | 22.46 | U-0 | | | | 23:16 | _ | | _ | _ | _ | _ | _ | _ | | | | | 4 E . O | R/W-0 | | | | 15:8 | CHDSIZ<15:8> | | | | | | | | | | | | 7.0 | R/W-0 | | | | 7:0 | | | | CHDSIZ | ·<7:0> | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-0 CHDSIZ<15:0>: Channel Destination Size bits 111111111111111 = 65,535 byte destination size • 0000000000000010 = 2 byte destination size 0000000000000001 = 1 byte destination size 0000000000000000 = 65,536 byte destination size ### REGISTER 9-14: DCHxSPTR: DMA CHANNEL 'x' SOURCE POINTER REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--| | 24.24 | U-0 | | 31:24 | _ | | _ | _ | _ | _ | _ | _ | | | 22:46 | U-0 | | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | | 45.0 | R-0 | | 15:8 | CHSPTR<15:8> | | | | | | | | | | 7:0 | R-0 | | 7:0 | | | | CHSPTF | R<7:0> | | · | · | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-0 CHSPTR<15:0>: Channel Source Pointer bits 111111111111111 = Points to byte 65,535 of the source • 0000000000000000 = Points to byte 1 of the source 000000000000000 = Points to byte 0 of the source **Note:** When in Pattern Detect mode, this register is reset on a pattern detect. #### REGISTER 9-15: DCHxDPTR: DMA CHANNEL 'x' DESTINATION POINTER REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24:24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 00.46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 15:8 | R-0 | 15.6 | CHDPTR<15:8> | | | | | | | | | 7:0 | R-0 | | | | | CHDPTF | R<7:0> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-0 CHDPTR<15:0>: Channel Destination Pointer bits 111111111111111 = Points to byte 65,535 of the destination • 000000000000000 = Points to byte 1 of the destination 0000000000000000 = Points to byte 0 of the destination ### REGISTER 9-16: DCHxCSIZ: DMA CHANNEL 'x' CELL-SIZE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--| | 31:24 | U-0 | | | | _ | _ | _ | | | - | _ | | | 22:46 | U-0 | | 23:16 | _ | _ | _ | _ | 1 | | _ | _ | | | 45.0 | R/W-0 | | 15:8 | | CHCSIZ<15:8> | | | | | | | | | 7:0 | R/W-0 | | 7:0 | | | | CHCSIZ | <7:0> | | • | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-0 CHCSIZ<15:0>: Channel Cell Size bits 111111111111111 = 65,535 bytes transferred on an event : : 000000000000010 = 2 bytes transferred on an event 000000000000001= 1 byte transferred on an event 000000000000000 = 65,536 bytes transferred on an event ### REGISTER 9-17: DCHxCPTR: DMA CHANNEL 'x' CELL POINTER REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--| | 31:24 | U-0 | | | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | | | 22.46 | U-0 | | | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | | | 15.0 | R-0 | | | 15:8 | CHCPTR<15:8> | | | | | | | | | | | 7:0 | R-0 | | | | | | | CHCPTF | R<7:0> | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-0 CHCPTR<15:0>: Channel Cell Progress Pointer bits 111111111111111 = 65,535 bytes have been transferred since the last event • 000000000000000 = 1 byte has been transferred since the last event 000000000000000 = 0 bytes have been transferred since the last event Note: When in Pattern Detect mode, this register is reset on a pattern detect. ### REGISTER 9-18: DCHxDAT: DMA CHANNEL 'x' PATTERN DATA REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|---------------------------------------------|--|--|--|--|--|--| | 24.24 | U-0 | | | | | | | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | | 00.40 | U-0 | | | | | | | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | | 1E.0 | U-0 | | | | | | | 15:8 | _ | _ | _ | _ | _ | _ | _ | | | | | | | | | 7.0 | R/W-0 | | | | | | | 7:0 | | | - | CHPDAT | r<7:0> | • | • | U-0 | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7-0 CHPDAT<7:0>: Channel Data Register bits Pattern Terminate mode: Data to be matched must be stored in this register to allow a "terminate on match". All other modes: Unused. | NOTES: | | | | |--------|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ### 10.0 USB ON-THE-GO (OTG) Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 27. "USB On-The-Go (OTG)" (DS60001126), which is available from the *Documentation > Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The Universal Serial Bus (USB) module contains analog and digital components to provide a USB 2.0 Full-Speed and Low-Speed embedded host, Full-Speed device or OTG implementation with a minimum of external components. This module in Host mode is intended for use as an embedded host and therefore does not implement a UHCI or OHCI controller. The USB module consists of the clock generator, the USB voltage comparators, the transceiver, the Serial Interface Engine (SIE), a dedicated USB DMA controller, pull-up and pull-down resistors, and the register interface. A block diagram of the PIC32 USB OTG module is presented in Figure 10-1. The clock generator provides the 48 MHz clock required for USB Full-Speed and Low-Speed communication. The voltage comparators monitor the voltage on the VBUS pin to determine the state of the bus. The transceiver provides the analog translation between the USB bus and the digital logic. The SIE is a state machine that transfers data to and from the endpoint buffers and generates the hardware protocol for data transfers. The USB DMA controller transfers data between the data buffers in RAM and the SIE. The integrated pull-up and pull-down resistors eliminate the need for external signaling components. The register interface allows the CPU to configure and communicate with the module. The PIC32 USB module includes the following features: - · USB Full-Speed support for Host and Device - · Low-Speed Host support - · USB OTG support - · Integrated signaling resistors - Integrated analog comparators for VBUS monitoring - · Integrated USB transceiver - Transaction handshaking performed by hardware - · Endpoint buffering anywhere in system RAM - Integrated DMA to access system RAM and Flash Note: The implementation and use of the USB specifications, as well as other third party specifications or technologies, may require licensing; including, but not limited to, USB Implementers Forum, Inc., also referred to as USB-IF (www.usb.org). The user is fully responsible for investigating and satisfying any applicable licensing obligations. **USB Control Registers** 10.1 **USB REGISTER MAP** TABLE 10-1: | s | Figure 1985 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | |------|---------------------------------|-----------|-----------------------|--------|-----------------------|-------|-------------|---------|----------------------------------|-------|------------------------|-------|---------------------|-------|----------|-------|----------------------|-------|-----------------|-----------|------------|-------|-------------------|-------|----------------|------------|---------------| | | 16/0 | 1 | VBUSVDIF | I | VBUSVDIE | I | VBUSVD | I | VBUSDIS | I | USBPWR | I | URSTIF | 1 | URSTIE | I | PIDEF | I | PIDEE | 1 | I | I | USBEN | I | | I | I | | | 17/1 | I | - | 1 | 1 | I | _ | I | VBUSCHG | 1 | USUSPEND | I | UERRIF | I | UERRIE | I | CRC5EF<br>EOFEF | I | CRC5EE<br>EOFEE | I | 1 | ı | PPBRST | ı | | I | | | | 18/2 | I | SESVDIF SESENDIF | I | SESENDIE | I | SESEND | I | OTGEN | I | 1 | I | SOFIF | I | SOFIE | I | CRC16EF | I | CRC16EE | ı | PPBI | I | RESUME | I | ۸ | I | | | | 19/3 | ı | SESVDIF | I | SESVDIE | I | SESVD | I | VBUSON | Ī | USBBUSY | I | TRNIF | 1 | TRNIE | I | DFN8EF | ı | DFN8EE | 1 | DIR | I | HOSTEN | I | DEVADDR<6:0> | I | | | | 20/4 | I | ACTVIF | I | ACTVIE | I | - | I | OMPULDWN | ı | USLPGRD | I | IDLEIF | I | IDLEIE | 1 | BTOEF | I | BTOEE | I | | I | USBRST | I | 퓝 | I | BDTPTRL<15:9> | | | 21/5 | I | LSTATEIF | ı | LSTATEIE | I | LSTATE | I | DMPULUP DPPULDWN DMPULDWN VBUSON | ı | I | I | RESUMEIF | I | RESUMEIE | ı | DMAEF | ı | DMAEE | 1 | F<3:0> | ı | PKTDIS<br>TOKBUSY | ı | | I | . BD. | | s | 22/6 | 1 | T1MSECIF | ı | T1MSECIE | ı | _ | ı | JANTNAWO | 1 | ı | ı | ATTACHIF | I | ATTACHIE | ı | BMXEF | ı | BMXEE | I | ENDPT<3:0> | 1 | OES | 1 | • | ı | | | Bits | 23/7 | I | IDIF | I | HOE | ı | QI | ı | DPPULUP | ı | UACTPND <sup>(4)</sup> | ı | STALLIF | 1 | STALLIE | ı | BTSEF | ı | BTSEE | 1 | | ı | JSTATE | ı | LSPDEN | ı | | | | 24/8 | 1 | _ | 1 | - | - | | - | _ | 1 | - | - | _ | 1 | 1 | I | - | ı | - | 1 | _ | I | - | I | - | - | | | | 25/9 | ı | | 1 | ı | - | | - | - | I | - | - | I | I | ı | ı | I | ı | ı | I | - | ı | 1 | ı | - | - | | | | 26/10 | ١ | I | ı | I | I | ı | I | I | I | I | I | I | I | I | ı | I | ı | I | ١ | ı | I | - | I | I | I | | | | 27/11 | I | ı | I | I | ı | ı | ı | ı | I | ı | ı | I | I | l | ı | l | ı | ı | ı | I | I | 1 | I | ı | ı | | | | 28/12 | 1 | - | 1 | I | ı | _ | ı | ı | ı | ı | ı | 1 | 1 | I | I | ı | ı | İ | 1 | ı | I | - | I | ı | ı | 15:0 | | | 29/13 | 1 | - | 1 | 1 | - | _ | - | - | ı | - | - | - | 1 | ı | ı | 1 | 1 | | 1 | 1 | 1 | 1 | 1 | - | - | | | | 30/14 | ı | ı | 1 | ı | 1 | _ | 1 | 1 | 1 | 1 | 1 | İ | I | I | ı | ı | ı | I | ı | ı | ı | 1 | ı | 1 | 1 | | | | 31/15 | ı | ı | ı | 1 | ı | ı | ı | ı | ı | ı | ı | 1 | 1 | ı | ı | ı | ı | Ì | ١ | ı | 1 | _ | 1 | ı | ı | | | e | Bit Range | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | | | Registet<br><sup>(1)</sup> emaM | (2) CTOTO | 0101GIR <sup>-7</sup> | HOTOIL | 1<br>0<br>0<br>1<br>0 | | UIUIGSIAI 🧳 | HOTOLON | | 0.00 | ביים<br>אארים<br>ארים | | U1IR <sup>(2)</sup> | | U1IE | | U1EIR <sup>(2)</sup> | | U1EIE | 140707(3) | OISIAIG | | U1CON | 000 | אחקוס<br>אחקוס | 14 DT TO 4 | 9 | | ssə. | Virtual Addı<br>#_8878) | 9 | 2040 | C U | OCOC. | | 0000 | 0203 | 2 | 000 | 0000 | | 5200 | | 5210 | | 5220 | | 5230 | 2,0 | 2240 | | 5250 | 0903 | 0070 | 0203 | 3270 | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. With the exception of those noted, all registers in this table (except as noted) have corresponding CLR, SET and INV registers at their virtual address, plus an offset of 0x4, 0x8, and 0xC respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. This register does not have associated SET and INV registers. This register does not have associated CLR, SET and INV registers. Reset value for this bit is undefined. Legend: Note 13 <u>ვფ.</u> stəsəЯ IIA JASUSPND EPHSHK EPHSHK EPHSHK **EPHSHK EPHSHK** EPHSHK EPHSHK EPHSHK **EPHSHK** 8 FRMH<2:03 EPSTALL EPSTALL EPSTALL **EPSTALL EPSTALL EPSTALL** EPSTALL EPSTALI **EPSTALI** 17 EPTXEN EPTXEN EPTXEN EPTXEN EPTXEN EPTXEN EPTXEN **EPTXEN** 18/2 1 EPRXEN **EPRXEN EPRXEN EPRXEN** EPRXEN EPRXEN EPRXEN EPRXEN **EPRXEN** 19/3 BDTPTRU<7:0> BDTPTRH<7:0> FRML<7:0> — CNT<7:0> **EPCONDIS EPCONDIS** EPCONDIS **EPCONDIS EPCONDIS EPCONDIS EPCONDIS EPCONDIS** USBSIDL 20/4 1 1 ě RETRYDIS UOEMON 22/6 ı ı 1 UTEYE LSPD 23/7 24/8 | 1 1 1 1 25/9 26/10 1 ı 27/11 28/12 1 1 29/13 I 1 ı 1 30/14 x = unknown value on Reset; 1 31:16 31:16 31:16 31:16 31:16 31:16 31:16 31:16 31:16 15:0 15:0 15:0 15:0 31:16 15:0 15:0 15:0 15:0 15:0 5:0 5:0 15:0 5:0 15:0 15:0 Bit Range U1FRML<sup>(3)</sup> U1FRMH<sup>(3)</sup> U1BDTP3 UTTOK U1CNFG1 U1BDTP? U1EP2 U1EP6 U1EP8 U1SOF U1EP0 U1EP3 U1EP5 U1EP7 U1EP1 U1EP4 Register Name<sup>(1)</sup> Legend: 5280 52A0 52D0 52E0 (BF88\_#) 5290 52B0 52C0 5310 5360 5380 5320 5350 5370 Virtual Address all registers in this table (except as noted) have corresponding CLR, SET and INV registers at their virtual address, plus an offset of 0x4, 0x8, and 0xC respectively. — = unimplemented, read as '0'. Reset values are shown in hexadecimal With the exception of 1 See Section 11.2 "CL Note REGISTER MAP (CONTINUED) USB **BLE 10-1**: This register does not have associated SET and INV registers. This register does not have associated CLR, SET and INV registers. <u> ყ</u> ფ <del>4</del> Reset value for this bit is undefined. | 26/10 25/9 24/8 23/7 22/6 21/5 20/4 19/3 18/2 17/1 16/0 - | | ə | | | | | | | | • | | Bits | ş | | | | | | | s | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------|---------------------|--------------------|--------------|-------|---|-------|-------|------|------|------|------|------|-----------------|--------|--------|---------|--------|----------| | < | 한다.<br>한다.<br>한다.<br>한다.<br>한다.<br>한다.<br>한다.<br>한다.<br>한다.<br>한다. | 31/15 30/14 29/13 | 30/14 29/13 | 29/13 | | 28/12 | | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | HI Reset | | < | 31:16 — — — — | 1 | 1 | 1 | 1 | | | 1 | I | I | 1 | I | | | I | | 1 | Ι | I | 0000 | | < | 15:0 | 1 | 1 | 1 | | ı | | ı | 1 | ı | I | I | I | | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | | 31:16 — — — — | | | <u> </u> | | 1 | | ı | I | - | - | ı | ı | I | - | _ | - | ı | ı | 0000 | | < | UEP10 15:0 — — — — — . | <br> | <br> | 1 | ı | | | | I | ı | ı | ı | I | 1 | <b>EPCONDIS</b> | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | < | - - - - - - - | <br> | <br> | <br> | <br> -<br> - | | ı | | I | ı | 1 | I | I | I | I | ı | ı | ı | I | 0000 | | < | 15:0 15:0 | | | <br> | 1 | _ | I | | I | ı | 1 | I | I | I | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | < | 31:16 | <br> | <br> | 1 | ı | | 1 | | I | 1 | I | I | I | 1 | ı | 1 | 1 | 1 | I | 0000 | | - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | 15:0 - - - - | <br> | | <br> | | _ | | | I | ı | I | | | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | 31:16 | <br> <br> <br> <br> | <br> <br> <br> <br> | <br> | <br> | | ı | | I | I | ı | 1 | I | 1 | ı | I | ı | - | ı | 0000 | | - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | 15:0 - - - - | | | | - | | I | | I | - | I | I | - | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | 31:16 — — — — — | · | · | <br> -<br> -<br> - | <br> | | ١ | 1 | I | ı | ı | ı | ı | I | ı | ı | ı | - | ı | 0000 | | - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | 15:0 - - - - | | | | - | | | | 1 | - | - | 1 | - | _ | <b>EPCONDIS</b> | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | EPCONDIS EPTXEN EPTXEN EPSTALL EPHSHK | 31:16 — — — — — . | | | - | | - | · | 1 | I | ı | - | ı | ı | I | - | 1 | - | ı | ı | 0000 | | | 15:0 | <br> | <br> | 1 | | 1 | | ı | 1 | 1 | ı | 1 | I | | <b>EPCONDIS</b> | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | Land the second of Note <u>ო. 4</u> **USB REGISTER MAP (CONTINUED)** **TABLE 10-1**: #### REGISTER 10-1: U10TGIR: USB OTG INTERRUPT STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | - | _ | _ | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | _ | _ | _ | _ | | 15:8 | U-0 | 15.6 | _ | _ | _ | _ | _ | _ | _ | _ | | 7.0 | R/WC-0, HS | R/WC-0, HS | R/WC-0, HS | R/WC-0, HS | R/WC-0, HS | R/WC-0, HS | U-0 | R/WC-0, HS | | 7:0 | IDIF | T1MSECIF | LSTATEIF | ACTVIF | SESVDIF | SESENDIF | _ | VBUSVDIF | **Legend:** WC = Write '1' to clear HS = Hardware Settable bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 IDIF: ID State Change Indicator bit 1 = A change in the ID state was detected0 = No change in the ID state was detected bit 6 T1MSECIF: 1 Millisecond Timer bit 1 = 1 millisecond timer has expired 0 = 1 millisecond timer has not expired bit 5 LSTATEIF: Line State Stable Indicator bit 1 = USB line state has been stable for 1 ms, but different from last time 0 = USB line state has not been stable for 1 ms bit 4 **ACTVIF:** Bus Activity Indicator bit 1 = Activity on the D+, D-, ID or VBUs pins has caused the device to wake-up 0 = Activity has not been detected bit 3 **SESVDIF:** Session Valid Change Indicator bit 1 = VBUS voltage has dropped below the session end level 0 = VBus voltage has not dropped below the session end level bit 2 SESENDIF: B-Device VBUS Change Indicator bit 1 = A change on the session end input was detected 0 = No change on the session end input was detected bit 1 Unimplemented: Read as '0' bit 0 VBUSVDIF: A-Device VBUS Change Indicator bit 1 = A change on the session valid input was detected 0 = No change on the session valid input was detected #### REGISTER 10-2: U10TGIE: USB OTG INTERRUPT ENABLE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24:24 | U-0 | 31:24 | - | - | - | - | - | _ | - | - | | 23:16 | U-0 | 23.10 | - | - | - | - | - | _ | - | - | | 4 E . O | U-0 | 15:8 | _ | _ | _ | _ | _ | _ | _ | _ | | 7:0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | | 7:0 | IDIE | T1MSECIE | LSTATEIE | ACTVIE | SESVDIE | SESENDIE | 1 | VBUSVDIE | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 IDIE: ID Interrupt Enable bit 1 = ID interrupt is enabled 0 = ID interrupt is disabled bit 6 T1MSECIE: 1 Millisecond Timer Interrupt Enable bit 1 = 1 millisecond timer interrupt is enabled0 = 1 millisecond timer interrupt is disabled bit 5 LSTATEIE: Line State Interrupt Enable bit 1 = Line state interrupt is enabled 0 = Line state interrupt is disabled bit 4 ACTVIE: Bus Activity Interrupt Enable bit 1 = Activity interrupt is enabled 0 = Activity interrupt is disabled bit 3 SESVDIE: Session Valid Interrupt Enable bit 1 = Session valid interrupt is enabled 0 = Session valid interrupt is disabled bit 2 SESENDIE: B-Device Session End Interrupt Enable bit 1 = B-Device session end interrupt is enabled 0 = B-Device session end interrupt is disabled bit 1 Unimplemented: Read as '0' bit 0 VBUSVDIE: A-Device VBUS Valid Interrupt Enable bit 1 = A-Device VBUs valid interrupt is enabled 0 = A-Device VBUS valid interrupt is disabled #### REGISTER 10-3: U10TGSTAT: USB OTG STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | _ | - | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | _ | _ | _ | _ | | 15:8 | U-0 | 15.6 | _ | _ | _ | _ | _ | _ | _ | _ | | 7:0 | R-0 | U-0 | R-0 | U-0 | R-0 | R-0 | U-0 | R-0 | | 7.0 | ID | _ | LSTATE | _ | SESVD | SESEND | - | VBUSVD | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 ID: ID Pin State Indicator bit 1 = No cable is attached or a "type B" cable has been inserted into the USB receptacle 0 = A "type A" OTG cable has been inserted into the USB receptacle bit 6 Unimplemented: Read as '0' bit 5 LSTATE: Line State Stable Indicator bit 1 = USB line state (SE0 (U1CON<6>) bit and JSTATE (U1CON<7>)) bit has been stable for previous 1 ms 0 = USB line state (SE0 and JSTATE) has not been stable for previous 1 ms bit 4 Unimplemented: Read as '0' bit 3 SESVD: Session Valid Indicator bit 1 = VBUS voltage is above Session Valid on the A or B device 0 = VBUS voltage is below Session Valid on the A or B device bit 2 SESEND: B-Device Session End Indicator bit 1 = VBUS voltage is below Session Valid on the B device 0 = VBUS voltage is above Session Valid on the B device bit 1 Unimplemented: Read as '0' bit 0 VBUSVD: A-Device VBUS Valid Indicator bit 1 = VBUS voltage is above Session Valid on the A device 0 = VBUS voltage is below Session Valid on the A device ### REGISTER 10-4: U10TGCON: USB OTG CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | - | | 23:16 | U-0 | 23.10 | _ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 15.0 | U-0 | 15:8 | _ | _ | _ | _ | _ | _ | _ | _ | | 7:0 | R/W-0 | 7:0 | DPPULUP | DMPULUP | DPPULDWN | DMPULDWN | VBUSON | OTGEN | VBUSCHG | VBUSDIS | Legend: bit 4 R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 DPPULUP: D+ Pull-Up Enable bit 1 = D+ data line pull-up resistor is enabled 0 = D+ data line pull-up resistor is disabled bit 6 DMPULUP: D- Pull-Up Enable bit 1 = D- data line pull-up resistor is enabled 0 = D- data line pull-up resistor is disabled bit 5 DPPULDWN: D+ Pull-Down Enable bit 1 = D+ data line pull-down resistor is enabled 0 = D+ data line pull-down resistor is disabled DMPULDWN: D- Pull-Down Enable bit 1 = D- data line pull-down resistor is enabled 0 = D- data line pull-down resistor is disabled bit 3 VBUSON: VBUS Power-on bit 1 = VBUS line is powered 0 = VBUs line is not powered bit 2 OTGEN: OTG Functionality Enable bit 1 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under software control 0 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under USB hardware control bit 1 VBUSCHG: VBUS Charge Enable bit 1 = VBUS line is charged through a pull-up resistor 0 = VBUs line is not charged through a resistor bit 0 VBUSDIS: VBUS Discharge Enable bit 1 = VBUS line is discharged through a pull-down resistor 0 = VBUS line is not discharged through a resistor REGISTER 10-5: U1PWRC: USB POWER CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|------------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | - | - | _ | _ | - | _ | _ | | 23:16 | U-0 | 23.10 | _ | - | - | _ | _ | - | _ | _ | | 15:8 | U-0 | 15.6 | _ | - | - | _ | _ | - | _ | _ | | 7:0 | R-0 | U-0 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | | 7.0 | UACTPND | | | USLPGRD | USBBUSY <sup>(1)</sup> | 1 | USUSPEND | USBPWR | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 UACTPND: USB Activity Pending bit 1 = USB bus activity has been detected; however, an interrupt is pending, which has yet to be generated 0 = An interrupt is not pending bit 6-5 Unimplemented: Read as '0' bit 4 USLPGRD: USB Sleep Entry Guard bit 1 = Sleep entry is blocked if USB bus activity is detected or if a notification is pending 0 = USB module does not block Sleep entry bit 3 USBBUSY: USB Module Busy bit<sup>(1)</sup> 1 = USB module is active or disabled, but not ready to be enabled 0 = USB module is not active and is ready to be enabled bit 2 Unimplemented: Read as '0' bit 1 USUSPEND: USB Suspend Mode bit 1 = USB module is placed in Suspend mode (The 48 MHz USB clock will be gated off. The transceiver is placed in a low-power state.) 0 = USB module operates normally bit 0 USBPWR: USB Operation Enable bit 1 = USB module is turned on 0 = USB module is disabled (Outputs held inactive, device pins not used by USB, analog features are shut down to reduce power consumption.) **Note 1:** When USBPWR = 0 and USBBUSY = 1, status from all other registers is invalid and writes to all USB module registers produce undefined results. #### REGISTER 10-6: U1IR: USB INTERRUPT REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------------|-------------------|-------------------|----------------------|-------------------|-----------------------|-------------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | _ | _ | _ | | 23:16 | U-0 | 23.10 | _ | 1 | | - | _ | _ | _ | <del></del> | | 15:8 | U-0 | 15.6 | _ | 1 | | - | _ | _ | _ | <del></del> | | | R/WC-0, HS | R/WC-0, HS | R/WC-0, HS | R/WC-0, HS | R/WC-0, HS | R/WC-0, HS | R-0 | R/WC-0, HS | | 7:0 | STALLIF | ATTACHIF <sup>(1)</sup> | RESUMEIF(2) | IDLEIF | TRNIF <sup>(3)</sup> | SOFIF | UERRIF <sup>(4)</sup> | URSTIF <sup>(5)</sup> | | | OIXEEII | 7 (1 17 (01 111 | I LOOME!! | IDELII | 1131411 | 00/ 11 | OLIVIVII | DETACHIF <sup>(6)</sup> | Legend:WC = Write '1' to clearHS = Hardware Settable bitR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown #### bit 31-8 Unimplemented: Read as '0' - bit 7 STALLIF: STALL Handshake Interrupt bit - 1 = In Host mode a STALL handshake was received during the handshake phase of the transaction In Device mode a STALL handshake was transmitted during the handshake phase of the transaction - 0 = STALL handshake has not been sent - bit 6 ATTACHIF: Peripheral Attach Interrupt bit(1) - 1 = Peripheral attachment was detected by the USB module - 0 = Peripheral attachment was not detected - bit 5 **RESUMEIF:** Resume Interrupt bit<sup>(2)</sup> - 1 = K-State is observed on the D+ or D- pin for 2.5 $\mu$ s - 0 = K-State is not observed - bit 4 IDLEIF: Idle Detect Interrupt bit - 1 = Idle condition detected (constant Idle state of 3 ms or more) - 0 = No Idle condition detected - bit 3 **TRNIF:** Token Processing Complete Interrupt bit<sup>(3)</sup> - 1 = Processing of current token is complete; a read of the U1STAT register will provide endpoint information - 0 = Processing of current token not complete - bit 2 **SOFIF:** SOF Token Interrupt bit - 1 = SOF token received by the peripheral or the SOF threshold reached by the host - 0 = SOF token was not received nor threshold reached - bit 1 **UERRIF**: USB Error Condition Interrupt bit<sup>(4)</sup> - 1 = Unmasked error condition has occurred - 0 = Unmasked error condition has not occurred - bit 0 URSTIF: USB Reset Interrupt bit (Device mode)<sup>(5)</sup> - 1 = Valid USB Reset has occurred - 0 = No USB Reset has occurred - **DETACHIF:** USB Detach Interrupt bit (Host mode)<sup>(6)</sup> - 1 = Peripheral detachment was detected by the USB module - 0 = Peripheral detachment was not detected - Note 1: This bit is valid only if the HOSTEN bit is set (see Register 10-11), there is no activity on the USB for 2.5 µs, and the current bus state is not SE0. - 2: When not in Suspend mode, this interrupt should be disabled. - 3: Clearing this bit will cause the STAT FIFO to advance. - 4: Only error conditions enabled through the U1EIE register will set this bit. - 5: Device mode. - 6: Host mode. #### REGISTER 10-7: U1IE: USB INTERRUPT ENABLE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------------|-------------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | _ | _ | - | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | _ | _ | _ | _ | | 15:8 | U-0 | 13.0 | _ | _ | _ | _ | _ | | | _ | | | R/W-0 | 7:0 | STALLIE | ATTACHIE | RESUMEIE | IDLEIE | TRNIE | SOFIE | UERRIE <sup>(1)</sup> | URSTIE <sup>(2)</sup> | | | OTALLIL | ATTACTIL | KLOOWLIL | IDLLIL | TIXINIL | 00111 | OLIVICIA | DETACHIE <sup>(3)</sup> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 STALLIE: STALL Handshake Interrupt Enable bit 1 = STALL interrupt is enabled0 = STALL interrupt is disabled bit 6 ATTACHIE: ATTACH Interrupt Enable bit 1 = ATTACH interrupt is enabled0 = ATTACH interrupt is disabled bit 5 RESUMEIE: RESUME Interrupt Enable bit 1 = RESUME interrupt is enabled0 = RESUME interrupt is disabled bit 4 IDLEIE: Idle Detect Interrupt Enable bit 1 = Idle interrupt is enabled0 = Idle interrupt is disabled bit 3 TRNIE: Token Processing Complete Interrupt Enable bit 1 = TRNIF interrupt is enabled0 = TRNIF interrupt is disabled bit 2 SOFIE: SOF Token Interrupt Enable bit 1 = SOFIF interrupt is enabled0 = SOFIF interrupt is disabled bit 1 **UERRIE:** USB Error Interrupt Enable bit<sup>(1)</sup> 1 = USB Error interrupt is enabled0 = USB Error interrupt is disabled bit 0 URSTIE: USB Reset Interrupt Enable bit(2) 1 = URSTIF interrupt is enabled 0 = URSTIF interrupt is disabled **DETACHIE:** USB Detach Interrupt Enable bit (3) 1 = DATTCHIF interrupt is enabled0 = DATTCHIF interrupt is disabled Note 1: For an interrupt to propagate USBIF, the UERRIE (U1IE<1>) bit must be set. 2: Device mode. 3: Host mode. #### REGISTER 10-8: U1EIR: USB ERROR INTERRUPT STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|----------------------|----------------------|-------------------|-------------------|------------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | - | _ | _ | _ | _ | _ | | 22:46 | U-0 | 23:16 | _ | _ | - | _ | _ | _ | _ | _ | | 15.0 | U-0 | 15:8 | _ | _ | - | _ | _ | _ | _ | _ | | | R/WC-0, HS | 7:0 | BTSEF | BMXEF | DMAEF <sup>(1)</sup> | BTOEF <sup>(2)</sup> | DFN8EF | CRC16EF | CRC5EF <sup>(4)</sup> | PIDEF | | | | | | | | | EOFEF <sup>(3,5)</sup> | | **Legend:** WC = Write '1' to clear HS = Hardware Settable bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 BTSEF: Bit Stuff Error Flag bit 1 = Packet rejected due to bit stuff error 0 = Packet accepted bit 6 BMXEF: Bus Matrix Error Flag bit 1 = The base address, of the Buffer Descriptor Table, or the address of an individual buffer pointed to by a Buffer Descriptor Table entry, is invalid. 0 = No address error bit 5 DMAEF: DMA Error Flag bit<sup>(1)</sup> 1 = USB DMA error condition detected 0 = No DMA error bit 4 BTOEF: Bus Turnaround Time-Out Error Flag bit<sup>(2)</sup> 1 = Bus turnaround time-out has occurred 0 = No bus turnaround time-out bit 3 **DFN8EF:** Data Field Size Error Flag bit 1 = Data field received is not an integral number of bytes 0 = Data field received is an integral number of bytes bit 2 CRC16EF: CRC16 Failure Flag bit 1 = Data packet rejected due to CRC16 error 0 = Data packet accepted - **Note 1:** This type of error occurs when the module's request for the DMA bus is not granted in time to service the module's demand for memory, resulting in an overflow or underflow condition, and/or the allocated buffer size is not sufficient to store the received data packet causing it to be truncated. - 2: This type of error occurs when more than 16-bit-times of Idle from the previous End-of-Packet (EOP) has elapsed. - **3:** This type of error occurs when the module is transmitting or receiving data and the SOF counter has reached zero. - 4: Device mode. - 5: Host mode. ### REGISTER 10-8: U1EIR: USB ERROR INTERRUPT STATUS REGISTER (CONTINUED) bit 1 CRC5EF: CRC5 Host Error Flag bit<sup>(4)</sup> 1 = Token packet rejected due to CRC5 error Token packet accepted EOFEF: EOF Error Flag bit (3,5) 1 = An EOF error condition was detected 0 = No EOF error condition was detected bit 0 PIDEF: PID Check Failure Flag bit 1 = PID check failed 0 = PID check passed - **Note 1:** This type of error occurs when the module's request for the DMA bus is not granted in time to service the module's demand for memory, resulting in an overflow or underflow condition, and/or the allocated buffer size is not sufficient to store the received data packet causing it to be truncated. - 2: This type of error occurs when more than 16-bit-times of Idle from the previous End-of-Packet (EOP) has elapsed. - 3: This type of error occurs when the module is transmitting or receiving data and the SOF counter has reached zero. - 4: Device mode. - 5: Host mode. #### REGISTER 10-9: U1EIE: USB ERROR INTERRUPT ENABLE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------------------------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | _ | _ | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | _ | _ | _ | _ | | 15:8 | U-0 | 10.0 | _ | _ | _ | _ | _ | _ | _ | | | | R/W-0 | 7:0 | BTSEE | BMXEE | DMAEE | BTOEE | DFN8EE | CRC16EE | CRC5EE <sup>(1)</sup><br>EOFEE <sup>(2)</sup> | PIDEE | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 BTSEE: Bit Stuff Error Interrupt Enable bit 1 = BTSEF interrupt is enabled0 = BTSEF interrupt is disabled bit 6 BMXEE: Bus Matrix Error Interrupt Enable bit 1 = BMXEF interrupt is enabled0 = BMXEF interrupt is disabled bit 5 DMAEE: DMA Error Interrupt Enable bit 1 = DMAEF interrupt is enabled0 = DMAEF interrupt is disabled bit 4 BTOEE: Bus Turnaround Time-out Error Interrupt Enable bit 1 = BTOEF interrupt is enabled0 = BTOEF interrupt is disabled bit 3 DFN8EE: Data Field Size Error Interrupt Enable bit 1 = DFN8EF interrupt is enabled0 = DFN8EF interrupt is disabled bit 2 CRC16EE: CRC16 Failure Interrupt Enable bit 1 = CRC16EF interrupt is enabled0 = CRC16EF interrupt is disabled bit 1 CRC5EE: CRC5 Host Error Interrupt Enable bit (1) 1 = CRC5EF interrupt is enabled0 = CRC5EF interrupt is disabled **EOFEE:** EOF Error Interrupt Enable bit<sup>(2)</sup> 1 = EOF interrupt is enabled0 = EOF interrupt is disabled bit 0 PIDEE: PID Check Failure Interrupt Enable bit 1 = PIDEF interrupt is enabled0 = PIDEF interrupt is disabled Note 1: Device mode. 2: Host mode. Note: For an interrupt to propagate the USBIF register, the UERRIE (U1IE<1>) bit must be set. #### **REGISTER 10-10: U1STAT: USB STATUS REGISTER** | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31:24 | _ | _ | 1 | - | - | - | _ | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | _ | _ | _ | _ | | 15:8 | U-0 | 15.6 | _ | _ | 1 | - | - | - | _ | _ | | 7:0 | R-x | R-x | R-x | R-x | R-x | R-x | U-0 | U-0 | | 7.0 | | ENDP <sup>-</sup> | T<3:0> | | DIR | PPBI | _ | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7-4 ENDPT<3:0>: Encoded Number of Last Endpoint Activity bits (Represents the number of the Buffer Descriptor Table, updated by the last USB transfer.) 1111 = Endpoint 15 1110 = Endpoint 14 • 0001 = Endpoint 1 0000 = Endpoint 0 bit 3 DIR: Last Buffer Descriptor Direction Indicator bit 1 = Last transaction was a transmit (TX) transfer 0 = Last transaction was a receive (RX) transfer bit 2 PPBI: Ping-Pong Buffer Descriptor Pointer Indicator bit 1 = The last transaction was to the ODD Buffer Descriptor bank 0 = The last transaction was to the EVEN Buffer Descriptor bank bit 1-0 Unimplemented: Read as '0' Note: The U1STAT register is a window into a 4-byte FIFO maintained by the USB module. U1STAT value is only valid when the TRNIF (U1IR<3>) bit is active. Clearing the TRNIF bit advances the FIFO. Data in register is invalid when the TRNIF bit = 0. #### REGISTER 10-11: U1CON: USB CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|--------------------------|-------------------|-------------------|-----------------------|------------------|----------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | - | _ | _ | | 22.46 | U-0 | 23:16 | _ | _ | _ | _ | _ | - | _ | _ | | 4 E . O | U-0 | 15:8 | _ | _ | _ | _ | _ | - | _ | _ | | | R-x | R-x | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | JSTATE | SE0 | PKTDIS <sup>(4)</sup> | USBRST | HOSTENI(2) | RESUME <sup>(3)</sup> | PPBRST | USBEN <sup>(4)</sup> | | | JOIAIE | 350 | TOKBUSY <sup>(1,5)</sup> | USDRSI | HOSTEIN" | KESUNE" | FFDRSI | SOFEN <sup>(5)</sup> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' 1 = JSTATE was detected on the USB 0 = No JSTATE was detected bit 6 SE0: Live Single-Ended Zero flag bit 1 = Single-Ended Zero was detected on the USB 0 = No Single-Ended Zero was detected bit 5 **PKTDIS:** Packet Transfer Disable bit<sup>(4)</sup> 1 = Token and packet processing is disabled (set upon SETUP token received) 0 = Token and packet processing is enabled TOKBUSY: Token Busy Indicator bit(1,5) 1 = Token is being executed by the USB module 0 = No token is being executed bit 4 USBRST: Module Reset bit (5) 1 = USB reset generated 0 = USB reset terminated bit 3 **HOSTEN:** Host Mode Enable bit<sup>(2)</sup> 1 = USB host capability is enabled 0 = USB host capability is disabled bit 2 **RESUME:** RESUME Signaling Enable bit (3) 1 = RESUME signaling is activated 0 = RESUME signaling is disabled - **Note 1:** Software is required to check this bit before issuing another token command to the U1TOK register (see Register 10-15). - 2: All host control logic is reset any time that the value of this bit is toggled. - 3: Software must set RESUME for 10 ms if the part is a function, or for 25 ms if the part is a host, and then clear it to enable remote wake-up. In Host mode, the USB module will append a Low-Speed EOP to the RESUME signaling when this bit is cleared. - 4: Device mode. - 5: Host mode. ### REGISTER 10-11: U1CON: USB CONTROL REGISTER (CONTINUED) - bit 1 PPBRST: Ping-Pong Buffers Reset bit - 1 = Reset all Even/Odd buffer pointers to the EVEN Buffer Descriptor banks - 0 = Even/Odd buffer pointers are not Reset - bit 0 USBEN: USB Module Enable bit(4) - 1 = USB module and supporting circuitry is enabled - 0 = USB module and supporting circuitry is disabled - SOFEN: SOF Enable bit(5) - 1 = SOF token is sent every 1 ms - 0 = SOF token is disabled - **Note 1:** Software is required to check this bit before issuing another token command to the U1TOK register (see Register 10-15). - 2: All host control logic is reset any time that the value of this bit is toggled. - 3: Software must set RESUME for 10 ms if the part is a function, or for 25 ms if the part is a host, and then clear it to enable remote wake-up. In Host mode, the USB module will append a Low-Speed EOP to the RESUME signaling when this bit is cleared. - 4: Device mode. - 5: Host mode. ### **REGISTER 10-12: U1ADDR: USB ADDRESS REGISTER** | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24:24 | U-0 | 31:24 | - | _ | - | _ | - | _ | - | _ | | 23:16 | U-0 | 23.10 | - | _ | - | _ | - | _ | - | _ | | 15.0 | U-0 | 15:8 | _ | _ | _ | _ | _ | _ | _ | _ | | 7:0 | R/W-0 | 7:0 | LSPDEN | | | D | EVADDR<6:0 | )> | | • | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 LSPDEN: Low-Speed Enable Indicator bit 1 = Next token command to be executed at Low-Speed0 = Next token command to be executed at Full-Speed bit 6-0 **DEVADDR<6:0>:** 7-bit USB Device Address bits #### REGISTER 10-13: U1FRML: USB FRAME NUMBER LOW REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24:24 | U-0 | 31:24 | - | _ | - | _ | - | _ | - | _ | | 22:46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 1 E . O | U-0 | 15:8 | _ | _ | _ | _ | _ | _ | _ | _ | | 7:0 | R-0 | 7:0 | | | | FRML | <7:0> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7-0 **FRML<7:0>:** The 11-bit Frame Number Lower bits The register bits are updated with the current frame number whenever a SOF TOKEN is received. #### REGISTER 10-14: U1FRMH: USB FRAME NUMBER HIGH REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|---------------------------------|--| | 21:24 | U-0 | | 31:24 | - | - | - | - | _ | 1 | - | _ | | | 22:46 | U-0 | | 23:16 | - | _ | - | _ | _ | 1 | - | _ | | | 15:8 | U-0 | | 15.6 | _ | _ | _ | _ | _ | | _ | _ | | | 7:0 | U-0 | U-0 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | | | 7:0 | _ | _ | _ | _ | _ | | FRMH<2:0> | U-0 U-0 U-0 U-0 U-0 U-0 R-0 R-0 | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-3 Unimplemented: Read as '0' bit 2-0 FRMH<2:0>: The Upper 3 bits of the Frame Numbers bits The register bits are updated with the current frame number whenever a SOF TOKEN is received. #### **REGISTER 10-15: U1TOK: USB TOKEN REGISTER** | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------------------------|------------------|--| | 31:24 | U-0 | | 31:24 | _ | - | - | - | 1 | | - | _ | | | 23:16 | U-0 | | 23.10 | _ | _ | _ | _ | _ | - | _ | _ | | | 15:8 | U-0 | | 15.6 | _ | _ | _ | _ | _ | - | _ | _ | | | 7:0 | R/W-0 | | 7:0 | | PID<3 | 3:0>(1) | | | EP< | U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0 | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' PID<3:0>: Token Type Indicator bits<sup>(1)</sup> bit 7-4 1101 = SETUP (TX) token type transaction 1001 = IN (RX) token type transaction 0001 = OUT (TX) token type transaction Note: All other values are reserved and must not be used. bit 3-0 EP<3:0>: Token Command Endpoint Address bits The four bit value must specify a valid endpoint. Note 1: All other values are reserved and must not be used. #### REGISTER 10-16: U1SOF: USB SOF THRESHOLD REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | - | _ | _ | _ | - | - | - | 1 | | 23:16 | U-0 | 23.10 | - | _ | - | _ | - | 1 | - | 1 | | 4E.0 | U-0 | 15:8 | _ | _ | _ | _ | _ | | _ | _ | | 7:0 | R/W-0 | 7:0 | | | | CNT | <7:0> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7-0 CNT<7:0>: SOF Threshold Value bits Typical values of the threshold are: 01001010 = 64-byte packet 00101010 = 32-byte packet 00011010 = 16-byte packet 00010010 = 8-byte packet ### REGISTER 10-17: U1BDTP1: USB BUFFER DESCRIPTOR TABLE PAGE 1 REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | | _ | _ | _ | _ | _ | | | 23:16 | U-0 | 23.10 | _ | - | _ | _ | _ | _ | _ | 1 | | 15:8 | U-0 | 15.6 | - | 1 | - | - | - | _ | _ | 1 | | 7:0 | R/W-0 U-0 | | 7:0 | | | BI | OTPTRL<15:9 | )> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7-1 BDTPTRL<15:9>: Buffer Descriptor Table Base Address bits This 7-bit value provides address bits 15 through 9 of the Buffer Descriptor Table base address, which defines the starting location of the Buffer Descriptor Table in system memory. The 32-bit Buffer Descriptor Table base address is 512-byte aligned. bit 0 Unimplemented: Read as '0' #### REGISTER 10-18: U1BDTP2: USB BUFFER DESCRIPTOR TABLE PAGE 2 REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | | 1 | - | - | 1 | - | - | _ | | 22:46 | U-0 | 23:16 | 1 | 1 | _ | - | 1 | - | _ | - | | 15:8 | U-0 | 15.6 | _ | | _ | _ | | _ | _ | - | | 7:0 | R/W-0 | 7:0 | | | | BDTPTRI | H<23:16> | | | | Legend: -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7-0 BDTPTRH<23:16>: Buffer Descriptor Table Base Address bits This 8-bit value provides address bits 23 through 16 of the Buffer Descriptor Table base address, which defines the starting location of the Buffer Descriptor Table in system memory. The 32-bit Buffer Descriptor Table base address is 512-byte aligned. #### REGISTER 10-19: U1BDTP3: USB BUFFER DESCRIPTOR TABLE PAGE 3 REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | 1 | - | - | 1 | _ | - | - | | 22.40 | U-0 | 23:16 | _ | - | _ | _ | - | _ | _ | _ | | 15:8 | U-0 | 15.6 | _ | - | _ | _ | - | _ | _ | - | | 7:0 | R/W-0 | 7:0 | | | | BDTPTR | U<31:24> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7-0 BDTPTRU<31:24>: Buffer Descriptor Table Base Address bits This 8-bit value provides address bits 31 through 24 of the Buffer Descriptor Table base address, defines the starting location of the Buffer Descriptor Table in system memory. The 32-bit Buffer Descriptor Table base address is 512-byte aligned. #### REGISTER 10-20: U1CNFG1: USB CONFIGURATION 1 REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24:24 | U-0 | 31:24 | _ | _ | - | _ | _ | _ | - | _ | | 23:16 | U-0 | 23.10 | - | _ | - | - | _ | _ | - | _ | | 15.0 | U-0 | 15:8 | _ | _ | _ | _ | _ | _ | _ | _ | | 7.0 | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | | 7:0 | UTEYE | UOEMON | ı | USBSIDL | _ | _ | | UASUSPND | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 UTEYE: USB Eye-Pattern Test Enable bit 1 = Eye-Pattern Test is enabled0 = Eye-Pattern Test is disabled bit 6 **UOEMON:** USB OE Monitor Enable bit 1 = OE signal is active; it indicates intervals during which the D+/D- lines are driving 0 = OE signal is inactive bit 5 Unimplemented: Read as '0' bit 4 USBSIDL: Stop in Idle Mode bit 1 = Discontinue module operation when the device enters Idle mode 0 = Continue module operation when the device enters Idle mode bit 3-1 Unimplemented: Read as '0' bit 0 **UASUSPND:** Automatic Suspend Enable bit - 1 = USB module automatically suspends upon entry to Sleep mode. See the USUSPEND bit (U1PWRC<1>) in Register 10-5. - 0 = USB module does not automatically suspend upon entry to Sleep mode. Software must use the USUSPEND bit (U1PWRC<1>) to suspend the module, including the USB 48 MHz clock. ### REGISTER 10-21: U1EP0-U1EP15: USB ENDPOINT CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | _ | _ | _ | | 23:16 | U-0 | 23.10 | - | | _ | _ | - | _ | _ | _ | | 15:8 | U-0 | 15.6 | 1 | | 1 | - | 1 | 1 | 1 | _ | | 7:0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | LSPD | RETRYDIS | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 LSPD: Low-Speed Direct Connection Enable bit (Host mode and U1EP0 only) 1 = Direct connection to a Low-Speed device enabled 0 = Direct connection to a Low-Speed device disabled; hub required with PRE\_PID bit 6 RETRYDIS: Retry Disable bit (Host mode and U1EP0 only) 1 = Retry NAKed transactions disabled 0 = Retry NAKed transactions enabled; retry done in hardware bit 5 Unimplemented: Read as '0' bit 4 **EPCONDIS:** Bidirectional Endpoint Control bit If EPTXEN = 1 and EPRXEN = 1: 1 = Disable Endpoint n from Control transfers; only TX and RX transfers allowed 0 = Enable Endpoint n for Control (SETUP) transfers; TX and RX transfers also allowed Otherwise, this bit is ignored. bit 3 EPRXEN: Endpoint Receive Enable bit 1 = Endpoint n receive is enabled 0 = Endpoint n receive is disabled bit 2 EPTXEN: Endpoint Transmit Enable bit 1 = Endpoint n transmit is enabled 0 = Endpoint n transmit is disabled bit 1 EPSTALL: Endpoint Stall Status bit 1 = Endpoint n was stalled 0 = Endpoint n was not stalled bit 0 EPHSHK: Endpoint Handshake Enable bit 1 = Endpoint Handshake is enabled 0 = Endpoint Handshake is disabled (typically used for isochronous endpoints) ### 11.0 I/O PORTS Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 12.** "I/O Ports" (DS60001120), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). General purpose I/O pins are the simplest of peripherals. They allow the PIC® MCU to monitor and control other devices. To add flexibility and functionality, some pins are multiplexed with alternate functions. These functions depend on which peripheral features are on the device. In general, when a peripheral is functioning, that pin may not be used as a general purpose I/O pin. Key features of this module include: - · Individual output pin open-drain enable/disable - · Individual input pin weak pull-up and pull-down - Monitor selective inputs and generate interrupt when change in pin state is detected - Operation during Sleep and Idle modes - Fast bit manipulation using CLR, SET, and INV registers Figure 11-1 illustrates a block diagram of a typical multiplexed I/O port. FIGURE 11-1: BLOCK DIAGRAM OF A TYPICAL MULTIPLEXED PORT STRUCTURE ### 11.1 Parallel I/O (PIO) Ports All port pins have 10 registers directly associated with their operation as digital I/O. The data direction register (TRISx) determines whether the pin is an input or an output. If the data direction bit is a '1', then the pin is an input. All port pins are defined as inputs after a Reset. Reads from the latch (LATx) read the latch. Writes to the latch write the latch. Reads from the port (PORTx) read the port pins, while writes to the port pins write the latch. #### 11.1.1 OPEN-DRAIN CONFIGURATION In addition to the PORTx, LATx, and TRISx registers for data control, some port pins can also be individually configured for either digital or open-drain output. This is controlled by the Open-Drain Control register, ODCx, associated with each port. Setting any of the bits configures the corresponding pin to act as an open-drain output. The open-drain feature allows the generation of outputs higher than VDD (e.g., 5V) on any desired 5V-tolerant pins by using external pull-up resistors. The maximum open-drain voltage allowed is the same as the maximum VIH specification. See the "Pin Diagrams" section for the available pins and their functionality. # 11.1.2 CONFIGURING ANALOG AND DIGITAL PORT PINS The ANSELx register controls the operation of the analog port pins. The port pins that are to function as analog inputs must have their corresponding ANSEL and TRIS bits set. In order to use port pins for I/O functionality with digital modules, such as Timers, UARTs, etc., the corresponding ANSELx bit must be cleared. The ANSELx register has a default value of 0xFFFF; therefore, all pins that share analog functions are analog (not digital) by default. If the TRIS bit is cleared (output) while the ANSELx bit is set, the digital output level (VOH or VOL) is converted by an analog peripheral, such as the ADC module or Comparator module. When the PORT register is read, all pins configured as analog input channels are read as cleared (a low level). Pins configured as digital inputs do not convert an analog input. Analog levels on any pin defined as a digital input (including the ANx pins) can cause the input buffer to consume current that exceeds the device specifications. #### 11.1.3 I/O PORT WRITE/READ TIMING One instruction cycle is required between a port direction change or port write operation and a read operation of the same port. Typically this instruction would be a NOP. #### 11.1.4 INPUT CHANGE NOTIFICATION The input change notification function of the I/O ports allows the PIC32MX1XX/2XX 28/36/44-pin Family devices to generate interrupt requests to the processor in response to a change-of-state on selected input pins. This feature can detect input change-of-states even in Sleep mode, when the clocks are disabled. Every I/O port pin can be selected (enabled) for generating an interrupt request on a change-of-state. Five control registers are associated with the CN functionality of each I/O port. The CNENx registers contain the CN interrupt enable control bits for each of the input pins. Setting any of these bits enables a CN interrupt for the corresponding pins. The CNSTATx register indicates whether a change occurred on the corresponding pin since the last read of the PORTx bit. Each I/O pin also has a weak pull-up and a weak pull-down connected to it. The pull-ups act as a current source or sink source connected to the pin, and eliminate the need for external resistors when push-button or keypad devices are connected. The pull-ups and pull-downs are enabled separately using the CNPUx and the CNPDx registers, which contain the control bits for each of the pins. Setting any of the control bits enables the weak pull-ups and/or pull-downs for the corresponding pins. Note: Pull-ups and pull-downs on change notification pins should always be disabled when the port pin is configured as a digital output. An additional control register (CNCONx) is shown in Register 11-3. ### 11.2 CLR, SET and INV Registers Every I/O module register has a corresponding CLR (clear), SET (set) and INV (invert) register designed to provide fast atomic bit manipulations. As the name of the register implies, a value written to a SET, CLR or INV register effectively performs the implied operation, but only on the corresponding base register and only bits specified as '1' are modified. Bits specified as '0' are not modified. Reading SET, CLR and INV registers returns undefined values. To see the affects of a write operation to a SET, CLR, or INV register, the base register must be read. ## 11.3 Peripheral Pin Select A major challenge in general purpose devices is providing the largest possible set of peripheral features while minimizing the conflict of features on I/O pins. The challenge is even greater on low pin-count devices. In an application where more than one peripheral needs to be assigned to a single pin, inconvenient workarounds in application code or a complete redesign may be the only option. The Peripheral Pin Select (PPS) configuration provides an alternative to these choices by enabling peripheral set selection and their placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, users can better tailor the device to their entire application, rather than trimming the application to fit the device. The PPS configuration feature operates over a fixed subset of digital I/O pins. Users may independently map the input and/or output of most digital peripherals to these I/O pins. PPS is performed in software and generally does not require the device to be reprogrammed. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established. #### 11.3.1 AVAILABLE PINS The number of available pins is dependent on the particular device and its pin count. Pins that support the PPS feature include the designation "RPn" in their full pin designation, where "RP" designates a remappable peripheral and "n" is the remappable port number. #### 11.3.2 AVAILABLE PERIPHERALS The peripherals managed by the PPS are all digitalonly peripherals. These include general serial communications (UART and SPI), general purpose timer clock inputs, timer-related peripherals (input capture and output compare) and interrupt-on-change inputs. In comparison, some digital-only peripheral modules are never included in the PPS feature. This is because the peripheral's function requires special I/O circuitry on a specific port and cannot be easily connected to multiple pins. These modules include I<sup>2</sup>C among others. A similar requirement excludes all modules with analog inputs, such as the Analog-to-Digital Converter (ADC). A key difference between remappable and non-remappable peripherals is that remappable peripherals are not associated with a default I/O pin. The peripheral must always be assigned to a specific I/O pin before it can be used. In contrast, non-remappable peripherals are always available on a default pin, assuming that the peripheral is active and not conflicting with another peripheral. When a remappable peripheral is active on a given I/O pin, it takes priority over all other digital I/O and digital communication peripherals associated with the pin. Priority is given regardless of the type of peripheral that is mapped. Remappable peripherals never take priority over any analog functions associated with the pin. # 11.3.3 CONTROLLING PERIPHERAL PIN SELECT PPS features are controlled through two sets of SFRs: one to map peripheral inputs, and one to map outputs. Because they are separately controlled, a particular peripheral's input and output (if the peripheral has both) can be placed on any selectable function pin without constraint. The association of a peripheral to a peripheral-selectable pin is handled in two different ways, depending on whether an input or output is being mapped. #### 11.3.4 INPUT MAPPING The inputs of the PPS options are mapped on the basis of the peripheral. That is, a control register associated with a peripheral dictates the pin it will be mapped to. The [pin name]R registers, where [pin name] refers to the peripheral pins listed in Table 11-1, are used to configure peripheral input mapping (see Register 11-1). Each register contains sets of 4 bit fields. Programming these bit fields with an appropriate value maps the RPn pin with the corresponding value to that peripheral. For any given device, the valid range of values for any bit field is shown in Table 11-1. For example, Figure 11-2 illustrates the remappable pin selection for the U1RX input. FIGURE 11-2: REMAPPABLE INPUT EXAMPLE FOR U1RX TABLE 11-1: INPUT PIN SELECTION | Peripheral Pin | [pin name]R SFR | [pin name]R bits | [pin name]R Value to<br>RPn Pin Selection | |----------------|-----------------|------------------|----------------------------------------------------------------------------------------| | INT4 | INT4R | INT4R<3:0> | 0000 = RPA0<br>0001 = RPB3 | | T2CK | T2CKR | T2CKR<3:0> | 0010 = RPB4<br>0011 = RPB15<br>0100 = RPB7 | | IC4 | IC4R | IC4R<3:0> | 0101 = RPC7 <sup>(2)</sup><br>0110 = RPC0 <sup>(1)</sup><br>0111 = RPC5 <sup>(2)</sup> | | SS1 | SS1R | SS1R<3:0> | 1000 = Reserved | | REFCLKI | REFCLKIR | REFCLKIR<3:0> | 1111 = Reserved | | INT3 | INT3R | INT3R<3:0> | 0000 = RPA1<br>0001 = RPB5 | | T3CK | T3CKR | T3CKR<3:0> | 0010 = RPB1<br>0011 = RPB11 | | IC3 | IC3R | IC3R<3:0> | 0100 = RPB8<br>0101 = RPA8 <sup>(2)</sup> | | U1CTS | U1CTSR | U1CTSR<3:0> | 0110 = RPC8 <sup>(2)</sup><br>0111 = RPA9 <sup>(2)</sup> | | U2RX | U2RXR | U2RXR<3:0> | 1000 = Reserved | | SDI1 | SDI1R | SDI1R<3:0> | •<br>1111 = Reserved | | INT2 | INT2R | INT2R<3:0> | 0000 = RPA2 | | T4CK | T4CKR | T4CKR<3:0> | 0001 = RPB6<br>0010 = RPA4 | | IC1 | IC1R | IC1R<3:0> | 0011 = RPB13<br>0100 = RPB2 | | IC5 | IC5R | IC5R<3:0> | 0101 = RPC6 <sup>(2)</sup> | | U1RX | U1RXR | U1RXR<3:0> | 0110 = RPC1 <sup>(1)</sup><br>0111 = RPC3 <sup>(1)</sup> | | U2CTS | U2CTSR | U2CTSR<3:0> | 1000 = Reserved | | SDI2 | SDI2R | SDI2R<3:0> | <b></b> | | OCFB | OCFBR | OCFBR<3:0> | •<br>1111 = Reserved | | INT1 | INT1R | INT1R<3:0> | 0000 = RPA3<br>0001 = RPB14 | | T5CK | T5CKR | T5CKR<3:0> | 0010 = RPB0<br>0011 = RPB10<br>0100 = RPB9 | | IC2 | IC2R | IC2R<3:0> | 0101 = RPC9 <sup>(1)</sup><br>0110 = RPC2 <sup>(2)</sup><br>0111 = RPC4 <sup>(2)</sup> | | SS2 | SS2R | SS2R<3:0> | 1000 = Reserved | | OCFA | OCFAR | OCFAR<3:0> | 1111 = Reserved | Note 1: This pin is not available on 28-pin devices. <sup>2:</sup> This pin is only available on 44-pin devices. #### 11.3.5 OUTPUT MAPPING In contrast to inputs, the outputs of the PPS options are mapped on the basis of the pin. In this case, a control register associated with a particular pin dictates the peripheral output to be mapped. The RPnR registers (Register 11-2) are used to control output mapping. Like the [pin name]R registers, each register contains sets of 4 bit fields. The value of the bit field corresponds to one of the peripherals, and that peripheral's output is mapped to the pin (see Table 11-2 and Figure 11-3). A null output is associated with the output register reset value of '0'. This is done to ensure that remappable outputs remain disconnected from all output pins by default. FIGURE 11-3: EXAMPLE OF MULTIPLEXING OF REMAPPABLE OUTPUT # 11.3.6 CONTROLLING CONFIGURATION CHANGES Because peripheral remapping can be changed during run time, some restrictions on peripheral remapping are needed to prevent accidental configuration changes. PIC32 devices include two features to prevent alterations to the peripheral map: - · Control register lock sequence - Configuration bit select lock ## 11.3.6.1 Control Register Lock Sequence Under normal operation, writes to the RPnR and [pin name]R registers are not allowed. Attempted writes appear to execute normally, but the contents of the registers remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the Configuration bit, IOLOCK (CFGCON<13>). Setting IOLOCK prevents writes to the control registers; clearing IOLOCK allows writes. To set or clear the IOLOCK bit, an unlock sequence must be executed. Refer to **Section 6. "Oscillator"** (DS60001112) in the "PIC32 Family Reference Manual" for details. ## 11.3.6.2 Configuration Bit Select Lock As an additional level of safety, the device can be configured to prevent more than one write session to the RPnR and [pin name]R registers. The Configuration bit, IOL1WAY (DEVCFG3<29>), blocks the IOLOCK bit from being cleared after it has been set once. If IOLOCK remains set, the register unlock procedure does not execute, and the PPS control registers cannot be written to. The only way to clear the bit and reenable peripheral remapping is to perform a device Reset In the default (unprogrammed) state, IOL1WAY is set, restricting users to one write session. TABLE 11-2: OUTPUT PIN SELECTION | RPn Port Pin | RPnR SFR | RPnR bits | RPnR Value to Peripheral<br>Selection | |--------------|----------|-------------|-------------------------------------------| | RPA0 | RPA0R | RPA0R<3:0> | 0000 = No Connect | | RPB3 | RPB3R | RPB3R<3:0> | 0001 = <u>U1TX</u><br>0010 = <u>U2RTS</u> | | RPB4 | RPB4R | RPB4R<3:0> | 0011 = SS1 | | RPB15 | RPB15R | RPB15R<3:0> | 0100 = Reserved<br>0101 = OC1 | | RPB7 | RPB7R | RPB7R<3:0> | 0110 = Reserved<br>0111 = C2OUT | | RPC7 | RPC7R | RPC7R<3:0> | 1000 = Reserved | | RPC0 | RPC0R | RPC0R<3:0> | • | | RPC5 | RPC5R | RPC5R<3:0> | •<br>1111 = Reserved | | RPA1 | RPA1R | RPA1R<3:0> | 0000 = No Connect | | RPB5 | RPB5R | RPB5R<3:0> | 0001 = Reserved<br>0010 = Reserved | | RPB1 | RPB1R | RPB1R<3:0> | 0011 = SDO1 | | RPB11 | RPB11R | RPB11R<3:0> | 0100 = SDO2<br>0101 = OC2 | | RPB8 | RPB8R | RPB8R<3:0> | 0110 = Reserved | | RPA8 | RPA8R | RPA8R<3:0> | 0111 = C3OUT | | RPC8 | RPC8R | RPC8R<3:0> | • | | RPA9 | RPA9R | RPA9R<3:0> | 1111 = Reserved | | RPA2 | RPA2R | RPA2R<3:0> | 0000 = No Connect<br>0001 = Reserved | | RPB6 | RPB6R | RPB6R<3:0> | 0001 = Reserved | | RPA4 | RPA4R | RPA4R<3:0> | 0011 = SDO1<br>0100 = SDO2 | | RPB13 | RPB13R | RPB13R<3:0> | 0101 <b>= OC4</b> | | RPB2 | RPB2R | RPB2R<3:0> | 0110 = OC5<br>0111 = REFCLKO | | RPC6 | RPC6R | RPC6R<3:0> | 1000 = Reserved | | RPC1 | RPC1R | RPC1R<3:0> | <b></b> : | | RPC3 | RPC3R | RPC3R<3:0> | 1111 = Reserved | | RPA3 | RPA3R | RPA3R<3:0> | 0000 = No Connect | | RPB14 | RPB14R | RPB14R<3:0> | 0001 = U1RTS<br>0010 = U2TX | | RPB0 | RPB0R | RPB0R<3:0> | 0011 = Reserved<br>0100 = SS2 | | RPB10 | RPB10R | RPB10R<3:0> | 0101 <b>= OC3</b> | | RPB9 | RPB9R | RPB9R<3:0> | 0110 = Reserved<br>0111 = C1OUT | | RPC9 | RPC9R | RPC9R<3:0> | 1000 = Reserved | | RPC2 | RPC2R | RPC2R<3:0> | <u>.</u> | | RPC4 | RPC4R | RPC4R<3:0> | 1111 = Reserved | | | | | · · · · · · · · · · · · · · · · · · · | **PORTA REGISTER MAP Ports Control Registers** TABLE 11-3: 11.4 | s | All Reset | 0000 | 0003 | 0000 | 079F | 0000 | XXXX | 0000 | XXXX | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | | |------|--------------------------|-------|--------|-------|------------------------|--------|---------------------|-------|-----------------------|-------|-----------------------|-------|------------------------|-------|------------------------|----------|----------|-------|------------------------|-----------------|--------------------------------------------------------------------------------------------------|---| | | 16/0 | ı | ANSA0 | ı | TRISA0 | | RA0 | ı | LATA0 | ı | ODCA0 | 1 | CNPUA0 | 1 | CNPDA0 | ı | _ | | CNIEA0 | ı | CNSTATAO | | | | 17/1 | I | ANSA1 | I | TRISA1 | | RA1 | - | LATA1 | - | ODCA1 | 1 | CNPUA1 | 1 | CNPDA1 | I | Ι | | CNIEA1 | I | CNSTATA1 | | | | 18/2 | I | - | ı | TRISA2 | | RA2 | ı | LATA2 | ı | ODCA2 | ı | CNPUA2 | ı | CNPDA2 | ı | I | I | CNIEA2 | ı | CNSTATA2 | | | | 19/3 | 1 | I | I | TRISA3 | | RA3 | I | LATA3 | I | ODCA3 | ı | CNPUA3 | ı | CNPDA3 | I | I | | CNIEA3 | I | CNSTATA4 CNSTATA3 CNSTATA2 CNSTATA1 CNSTATA0 0000 | | | · | 20/4 | ı | I | I | TRISA4 | | RA4 | I | LATA4 | I | ODCA4 | ı | CNPUA4 | ı | CNPDA4 | I | | | CNIEA4 | I | CNSTATA4 | | | | 21/5 | 1 | - | I | _ | - | - | - | I | - | _ | 1 | I | 1 | _ | I | 1 | | - | I | 1 | | | | 22/6 | 1 | ı | I | ı | ı | ı | ı | ı | ı | I | I | ı | I | I | I | | | ı | I | 1 | | | | 23/7 | I | I | ı | TRISA7 <sup>(2)</sup> | I | RA7 <sup>(2)</sup> | I | LATA7 <sup>(2)</sup> | I | ODCA7 <sup>(2)</sup> | I | CNPUA7 <sup>(2)</sup> | I | CNPDA7 <sup>(2)</sup> | ı | 1 | | CNIEA7 <sup>(2)</sup> | ı | CNSTATA7 <sup>(2)</sup> | | | Bits | 24/8 | ı | ı | - | TRISA8 <sup>(2)</sup> | ı | RA8 <sup>(2)</sup> | ı | LATA8 <sup>(2)</sup> | ı | ODCA8 <sup>(2)</sup> | 1 | CNPUA8 <sup>(2)</sup> | 1 | CNPDA8 <sup>(2)</sup> | - | 1 | | CNIEA8 <sup>(2)</sup> | - | CNSTATA8 <sup>(2)</sup> | | | · | 25/9 | ı | 1 | _ | TRISA9 <sup>(2)</sup> | 1 | RA9 <sup>(2)</sup> | 1 | LATA9 <sup>(2)</sup> | 1 | ODCA9 <sup>(2)</sup> | 1 | CNPUA9(2) | 1 | CNPDA9 <sup>(2)</sup> | _ | ı | | CNIEA9(2) | _ | CNSTATA9 <sup>(2)</sup> | | | | 26/10 | ı | ı | ı | TRISA10 <sup>(2)</sup> | ı | RA10 <sup>(2)</sup> | ı | LATA10 <sup>(2)</sup> | ı | ODCA10 <sup>(2)</sup> | ı | CNPUA10 <sup>(2)</sup> | ı | CNPDA10 <sup>(2)</sup> | ı | 1 | I | CNIEA10 <sup>(2)</sup> | ı | CNSTATA10 <sup>(2)</sup> CNSTATA9 <sup>(2)</sup> CNSTATA8 <sup>(2)</sup> CNSTATA7 <sup>(2)</sup> | | | | 27/11 | 1 | ı | I | 1 | ı | 1 | ı | - | ı | _ | ı | 1 | ı | _ | I | _ | _ | 1 | I | 1 | • | | | 28/12 | ı | - | ı | - | - | - | - | ı | - | _ | ı | ı | ı | _ | ı | 1 | | - | ı | 1 | | | | 29/13 | 1 | - | I | - | - | - | - | I | - | | I | I | I | | I | SIDL | | - | I | 1 | | | | 30/14 | I | ı | I | ı | ı | ı | ı | 1 | ı | | 1 | 1 | 1 | | I | _ | | ı | I | | | | | 31/15 | 1 | I | I | I | I | I | I | 1 | I | 1 | 1 | 1 | 1 | 1 | I | NO | 1 | I | I | | - | | ŧ | Bit Range | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15.0 | 31:16 | 15:0 | 31:16 | 15.0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | | | | Register<br>ปลmsN | | ANSELA | TDICA | 2 | A FOOD | <u>K</u> | VTV I | ¥ | 0 | ODCA | 9 | CNFOA | | CNPDA | 01400140 | CINCOINA | L | CNENA | V E V E C I V C | CNSTALA | | | | virtual Addr<br> #_8878) | _ | 000 | 6010 | 2 | 000 | 0700 | 0000 | 0000 | 9,00 | 6040 | 0100 | റ്റേറ | 0000 | nana | | 0/00 | G | 0809 | | 0809 | | All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. This bit is only available on 44-pin devices. Legend: Note 1 | | | ŧ | | | | | | | | Bits | | | | | | | | | s | |--------------------------|------------------|-----------|---------------|---------------|---------------|------------------------------|---------------|------------------|--------------|--------------|--------------|-----------------------------|--------------|--------------|--------------|--------------|--------------|--------------|------------| | Virtual Addr<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 1//1 | 16/0 | PII Reseta | | 9 | | 31:16 | ı | 1 | ı | I | I | ı | ı | ı | ı | ı | ı | ı | ı | ı | 1 | 1 | 0000 | | 0019 | ANSELB | 15:0 | ANSB15 | ANSB14 | ANSB13 | ANSB12 <sup>(2)</sup> | - | ı | ı | ı | ı | ı | ı | I | ANSB3 | ANSB2 | ANSB1 | ANSBO | EOOF | | 6440 | | 31:16 | I | I | ı | | I | I | ı | I | I | ı | I | ı | ı | ı | ı | ı | 0000 | | 2 | 901 | 15:0 | TRISB15 | TRISB14 | TRISB13 | TRISB12 <sup>(2)</sup> | TRISB11 | TRISB10 | TRISB9 | TRISB8 | TRISB7 | TRISB6(2) | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISBO | FFFF | | 0.70 | | 31:16 | 1 | 1 | I | l | I | ı | I | ı | ı | ı | I | | | | | | 0000 | | 071.9 | ב<br>ה<br>ה | 15:0 | RB15 | RB14 | RB13 | RB12 <sup>(2)</sup> | RB11 | RB10 | RB9 | RB8 | RB7 | RC6 <sup>(2)</sup> | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | XXXX | | 07.70 | | 31:16 | 1 | 1 | I | ı | ı | ı | 1 | ı | I | 1 | I | 1 | ı | 1 | ı | 1 | 0000 | | 0010 | 9 | 15:0 | LATB15 | LATB14 | LATB13 | LATB12 <sup>(2)</sup> | LATB11 | LATB10 | LATB9 | LATB8 | LATB7 | LATB6 <sup>(2)</sup> | LATB5 | LATB4 | LATB3 | LATB2 | LATB1 | LATB0 | XXXX | | 2 | | 31:16 | 1 | 1 | I | ı | I | 1 | I | ı | I | 1 | I | 1 | ı | 1 | ı | 1 | 0000 | | 6140 | ODCB | 15:0 | ODCB15 | ODCB14 | ODCB13 | ODCB12 <sup>(2)</sup> | ODCB11 | ODCB10 | ODCB9 | ODCB8 | ODCB7 | ODCB6 | ODCB5 | ODCB4 | ODCB3 | ODCB2 | ODCB1 | ODCB0 | 0000 | | 7 | | 31:16 | I | I | ı | | I | I | ı | I | I | ı | I | ı | ı | ı | ı | ı | 0000 | | ncia | CNPUB | 15:0 | CNPUB15 | CNPUB14 | CNPUB13 | CNPUB12 <sup>(2)</sup> | CNPUB11 | CNPUB10 | CNPUB9 | CNPUB8 | CNPUB7 | CNPUB6(2) | CNPUB5 | CNPUB4 ( | CNPUB3 | CNPUB2 | CNPUB1 | CNPUB0 | 0000 | | 20 | | 31:16 | 1 | I | - | _ | I | 1 | ı | 1 | ı | 1 | ı | ı | 1 | ı | ı | ı | 0000 | | 0160 | CNFUB | 15:0 | CNPDB15 | CNPDB14 | CNPDB13 | CNPDB12 <sup>(2)</sup> | CNPDB11 | CNPDB10 | CNPDB9 | CNPDB8 | CNPDB7 | CNPDB6 <sup>(2)</sup> | CNPDB5 | CNPDB4 ( | CNPDB3 | CNPDB2 | CNPDB1 | CNPDB0 | 0000 | | 7 | | 31:16 | - | I | ı | | ı | ı | ı | I | I | ı | I | ı | ı | ı | ı | ı | 0000 | | 071.9 | CINCOINE | 15:0 | NO | _ | SIDL | _ | | I | I | _ | - | I | I | I | Ι | _ | _ | I | 0000 | | 0.7 | | 31:16 | - | ı | - | _ | _ | I | I | _ | - | ı | ı | I | - | _ | _ | ı | 0000 | | 001.0 | CINEIND | 15:0 | CNIEB15 | CNIEB14 | CNIEB13 | CNIEB11 <sup>(2)</sup> | CNIEB11 | CNIEB10 | CNIEB9 | CNIEB8 | CNIEB7 | CNIEB6(2) | CNIEB5 | CNIEB4 | CNIEB3 | CNIEB2 | CNIEB1 | CNIEBO | 0000 | | | - | 31:16 | 1 | I | | | I | 1 | I | ı | I | | I | I | 1 | I | l | I | 0000 | | 6190 | CNSTATB | 15:0 | CN<br>STATB15 | CN<br>STATB14 | CN<br>STATB13 | CN<br>STATB12 <sup>(2)</sup> | CN<br>STATB11 | CN<br>STATB10 | CN<br>STATB9 | CN<br>STATB8 | CN<br>STATB7 | CN<br>STATB6 <sup>(2)</sup> | CN<br>STATB5 | CN<br>STATB4 | CN<br>STATB3 | CN<br>STATB2 | CN<br>STATB1 | CN<br>STATB0 | 0000 | | 10000 | ] | ]- | | + | | _ | | -<br>-<br>-<br>- | | - | - | | | - | - | - | 1 | | | All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. This bit is not available on PIC32MX2XX devices. The reset value for the TRISB register when this bit is not available is 0x0000EFBF. x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: Note 1: **PORTB REGISTER MAP** **TABLE 11-4**: | s | PII Reset | 0000 | 000E | 0000 | 03FF | 0000 | XXXX | 0000 | XXXX | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | | |------|------------------------------------|-------|----------------------|-------|-----------------------|-------|--------------------|-------|----------------------|-------|----------------------|-------|-----------------------|-------|-----------------------|-------|--------|---------|-----------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | | 16/0 | 1 | ANSC0 | ı | TRISC0 | | RC0 | 1 | LATC0 | 1 | ODCC0 | 1 | CNPUC0 | I | CNPDC0 | ı | 1 | 1 | CNIEC0 | I | CNSTATC0 | | | | 1/11 | 1 | ANSC1 | I | TRISC1 | | RC1 | ı | LATC1 | - | ODCC1 | ı | CNPUC1 | | CNPDC1 | I | ı | ı | CNIEC1 | ı | CNSTATC1 | | | | 18/2 | I | ANSC2 <sup>(3)</sup> | ı | TRISC2 <sup>(3)</sup> | | RC2 <sup>(3)</sup> | ı | LATC2 <sup>(3)</sup> | 1 | ODCC2 <sup>(3)</sup> | ı | CNPUC2 <sup>(3)</sup> | _ | CNPDC2 <sup>(3)</sup> | ı | 1 | ı | CNIEC2 <sup>(3)</sup> | ı | CNSTATC2 <sup>(3)</sup> | | | | 19/3 | I | ANSC3(4) | ı | TRISC3 | | RC3 | 1 | LATC3 | ı | ODCC3 | 1 | CNPUC3 | ı | CNPDC3 | ı | 1 | 1 | CNIEC3 | ı | CNSTATC3 | | | | 20/4 | I | 1 | ı | TRISC4(3) | | RC4 <sup>(3)</sup> | ı | LATC4 <sup>(3)</sup> | 1 | ODCC4 <sup>(3)</sup> | ı | CNPUC4(3) | _ | CNPDC4(3) | ı | 1 | ı | CNIEC4(3) | ı | CNSTATC4(3) | | | | 21/5 | 1 | 1 | ı | TRISC5(3) | 1 | RC5 <sup>(3)</sup> | ı | LATC5 <sup>(3)</sup> | 1 | ODCC2(3) | ı | CNPUC5(3) | _ | CNPDC5(3) | ı | 1 | ı | CNIEC5(3) | 1 | CNSTATC5(3) | | | Bits | 22/6 | I | 1 | I | TRISC6 <sup>(3)</sup> | I | RC6 <sup>(3)</sup> | I | LATC6 <sup>(3)</sup> | I | ODCCe(3) | I | CNPUC6(3) | - | CNPDC6(3) | I | 1 | I | CNIEC6(3) | ı | CNSTATC6 <sup>(3)</sup> | al. | | | 23/7 | I | I | ı | TRISC7 <sup>(3)</sup> | ı | RC7 <sup>(3)</sup> | ı | LATC7 <sup>(3)</sup> | ı | ODCC7 <sup>(3)</sup> | ı | CNPUC7(3) | _ | CNPDC7(3) | ı | 1 | ı | CNIEC7 <sup>(3)</sup> | - | SNSTATC7 <sup>(3)</sup> ( | ı in hexadecim | | | 24/8 | ı | 1 | ı | TRISC8 <sup>(3)</sup> | 1 | RC8 <sup>(3)</sup> | 1 | LATC8 <sup>(3)</sup> | 1 | ODCC8(3) | 1 | CNPUC8 <sup>(3)</sup> | - | CNPDC8 <sup>(3)</sup> | ı | 1 | 1 | CNIEC8(3) | 1 | CNSTATC8 <sup>(3)</sup> CNSTATC7 <sup>(3)</sup> CNSTATC6 <sup>(3)</sup> CNSTATC5 <sup>(3)</sup> CNSTATC4 <sup>(3)</sup> CNSTATC3 CNSTATC7 <sup>(3)</sup> CNSTATC1 CNSTATC0 0000 | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. | | | 25/9 | ı | 1 | 1 | TRISC9 | 1 | RC9 | ı | LATC9 | 1 | 6DDGO | ı | CNPUC9 | - | CNPDC9 | 1 | 1 | ı | CNIEC9 | 1 | CNSTATC9 ( | มร '0'. Reset va | | | 26/10 | ı | 1 | I | - | - | 1 | 1 | 1 | - | 1 | 1 | 1 | | - | I | 1 | 1 | _ | ı | 1 | i, read | | | 27/11 | ı | I | ı | ı | I | I | ı | I | I | I | ı | I | I | ı | ı | I | ı | ı | I | I | emente | | | 28/12 | ı | 1 | - | - | - | 1 | 1 | 1 | - | 1 | 1 | 1 | | ı | - | 1 | 1 | _ | I | 1 | dminn: | | | 29/13 | I | 1 | _ | _ | _ | 1 | - | I | _ | _ | - | I | I | | _ | SIDL | - | _ | I | 1 | set; — = | | | 30/14 | 1 | I | ı | I | I | I | I | 1 | I | I | I | 1 | I | I | I | 1 | I | ı | I | 1 | e on Re | | | 31/15 | | I | - | I | - 9 | I | - | I | - | I | - 6 | I | - ( | I | - | N<br>O | - 9 | - | - | I | wn valu | | ə | Bit Range | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | = unknc | | ( | Register<br>Name <sup>(1,2</sup> ) | L | ANSELC | TOIGE | 2 | - | ב<br>ב<br>ב | CEV - | 3 | 0 | | | CNFOC | | | 1 | | CIALIAC | CNENC | H C | CNVIAIC | | | ssə | Virtual Addr<br>(#_887 <b>8</b> ) | 000 | 079 | 6240 | 20 | 0000 | 0779 | 0000 | 0520 | 0,00 | 0240 | L | 0679 | 0,000 | 0070 | _ | 0.779 | 0000 | 0879 | | 0679 | Legend: | All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Note PORTC is not available on 28-pin devices. This bit is only available on 44-pin devices. This bit is only available on USB-enabled devices with 36 or 44 pins. 9. 8. <del>4.</del> PORTC REGISTER MAP TABLE 11-5: | Figure F | TABLI | TABLE 11-6: | PEF | IPHER, | AL PIN | PERIPHERAL PIN SELECT INPU | T INPUT | T REGIS | REGISTER MAP | ٩ | | | | | | | | | • | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|--------|----------------------------|---------|---------|--------------|------|------|------|------|------|------|------|--------|-------|------|--------| | NIT Sing S | ssa | | į | | | | | | | | Bit | s | | | | | | | | \$ | | NTAR STIFE | Virtual Addre<br>(#_0878) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 1//1 | 16/0 | PS IIA | | NITRA 150 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1.1 1. | Š | 1 1 | 31:16 | | | I | I | | | I | | I | I | I | I | I | I | I | l | 0000 | | NITARY Striff S | TAU4 | Y<br>Z | 15:0 | I | 1 | I | ı | I | 1 | ı | ı | I | 1 | ı | I | | INT1R | <3:0> | | 0000 | | NITAR 150 | Ĺ | l d | 31:16 | I | I | I | I | I | I | | I | I | I | l | I | I | I | I | | 0000 | | NT4R Stife | FAUS | INIZK | 15:0 | I | Ι | ı | 1 | Ι | 1 | ı | I | I | I | 1 | - | * | INT2R· | <3:0> | | 0000 | | NITAN Size Color | 0 | CICTIVI | 31:16 | ı | Ι | - | | | I | _ | _ | - | - | - | 1 | | - | - | | 0000 | | NTAME 3116 . | 200 | NO NI | 15:0 | ı | Ι | - | | | I | _ | _ | - | - | - | - | | INT3R. | <3:0> | | 0000 | | Tack 150 | 7 | GNETAL | 31:16 | I | Ι | ı | I | ı | I | _ | | ı | - | ı | ı | I | - | 1 | | 0000 | | Tack Sitile | 2 | 74 NI | 15:0 | I | Ι | ı | I | ı | I | _ | | ı | - | ı | - | | INT4R | <3:0> | | 0000 | | THOM TOO IN THE | 7 | TYOUT | 31:16 | 1 | 1 | I | ı | I | I | 1 | 1 | ı | 1 | ı | I | I | 1 | ı | - | 0000 | | 1140 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 115 | 0<br>K | IZCRR | 15:0 | I | 1 | ı | I | ı | I | _ | | ı | - | ı | - | | T2CKR | <3:0> | | 0000 | | Tack 150 Labelian Tack 150 Labelian Tack 150 Labelian Tack 150 Labelian Tack 150 Labelian Tack 150 Labelian Labelian Tack 150 Labelian Labeli | 7 | TOCK | 31:16 | 1 | 1 | I | ı | I | I | 1 | 1 | ı | 1 | ı | I | I | 1 | ı | - | 0000 | | Harma Harma Harma Harma Harman | <u> </u> | SCAR<br>SCAR | 15:0 | 1 | 1 | I | ı | I | I | 1 | 1 | ı | 1 | ı | 1 | | T3CKR | <3:0> | | 0000 | | HATH 150 Hath H | 00 4 | 0/10/F | 31:16 | 1 | 1 | ı | ı | ı | ı | 1 | - | 1 | 1 | ı | ı | I | ı | ı | ı | 0000 | | Horital Horita | LAZO | 4<br>7<br>7 | 15:0 | 1 | 1 | I | ı | I | I | 1 | 1 | ı | 1 | ı | 1 | | T4CKR | <3:0> | | 0000 | | 15.0 15.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1. | 20.07 | TECNO | 31:16 | ı | Ι | - | | | I | _ | _ | - | - | - | 1 | | - | - | | 0000 | | 11.16 | 1A24 | JOCHR | 15:0 | ı | Ι | - | | | I | _ | _ | - | - | - | - | | T5CKR | <3:0> | | 0000 | | Corrections Size Corrections Correct | 00.47 | 27.0 | 31:16 | I | 1 | ı | I | ı | I | _ | | ı | - | ı | ı | I | - | 1 | | 0000 | | IC2R 31:16 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — —< | 07WL | צַ | 15:0 | I | I | I | I | 1 | 1 | 1 | 1 | I | I | 1 | I | | IC1R< | :3:0> | | 0000 | | 15.8 15.0 | CCVE | ٥ | 31:16 | Î | I | I | I | 1 | I | 1 | 1 | I | 1 | I | I | I | I | I | 1 | 0000 | | 13.16 | 7 | Z Z Z | 15:0 | Î | I | I | I | 1 | I | 1 | 1 | I | 1 | I | 1 | | IC2R< | :3:0> | | 0000 | | 15.0 | FA30 | <u>ار</u> ع | 31:16 | I | I | I | ı | I | I | ı | ı | I | 1 | ı | I | ı | I | 1 | 1 | 0000 | | C4R 31:16 | 2 | 5 | 15:0 | I | ı | 1 | I | I | I | I | 1 | 1 | I | 1 | I | | IC3R< | 3:0> | | 0000 | | 15.6 | FA3A | arci | 31:16 | I | I | I | ı | I | I | ı | ı | I | 1 | ı | I | ı | I | 1 | 1 | 0000 | | 1C5R 31:16 | t<br>C | <u>+</u> | 15:0 | I | I | I | I | I | I | | 1 | I | 1 | I | 1 | | IC4R< | :3:0> | | 0000 | | OCFARA 15:0 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | Z V 3 | טיי | 31:16 | I | ı | 1 | I | I | I | I | 1 | 1 | I | 1 | 1 | I | I | 1 | 1 | 0000 | | OCFAR 15:0 — — — — — — — — — — — — — — — — — — — | 924 | אַכּי | 15:0 | I | I | I | I | 1 | I | 1 | 1 | 1 | 1 | 1 | 1 | | IC5R< | :3:0> | | 0000 | | OCFAR 15:0 — — — — — — — — — — — — — — — — — — — | 1 V V V | | 31:16 | I | I | I | I | I | I | | | I | - | - | I | I | I | ı | | 0000 | | OCFBR 43:16 — — — — — — — — — — — — — — — — — — — | Ç<br>C | 5 | 15:0 | I | ı | 1 | I | I | I | I | 1 | 1 | I | 1 | I | | OCFAR | <3:0> | | 0000 | | UIRXR 15:0 | 7 | 00100 | 31:16 | I | I | I | I | 1 | I | 1 | 1 | 1 | 1 | 1 | 1 | I | I | ı | 1 | 0000 | | U1RXR 15:0 | )<br>[ | 5 | 15:0 | I | ı | 1 | I | I | I | I | 1 | 1 | I | 1 | I | | OCFBR | <3:0> | | 0000 | | URAN 15:0 — — — — — — — — — — — — — — — — — — — | | 0 > 0 | 31:16 | I | I | I | ı | 1 | 1 | 1 | 1 | 1 | 1 | ı | I | I | I | I | | 0000 | | | 200 | NAME OF THE PERSON PERS | 15:0 | I | 1 | I | I | 1 | 1 | 1 | 1 | I | I | I | - | | U1RXR | <3:0> | | 0000 | etesefa IIA REFCLKIR<3:0> 171 U1CTSR<3:0> U2CTSR<3:0> U2RXR<3:0> SDI1R<3:0> -- | --SS2R<3:0> SS1R<3:0> 18/2 I 19/3 20/4 ı 22/6 1 I I 1 23/7 1 1 1 1 1 PERIPHERAL PIN SELECT INPUT REGISTER MAP (CONTINUED) 24/8 25/9 1 26/10 l l l 28/12 29/13 ı 30/14 I I I 31:16 31:16 31:16 31:16 31:16 31:16 15:0 15:0 15:0 15:0 15:0 15.0 15:0 15:0 Bit Range REFCLKIR **TABLE 11-6: SDI2R** SS2R Register Name SD11 SS FA5C FAB8 FA54 FA58 Virtual Address (#\_0878) etesets 9/9 17 RPB0<3:0> RPB1<3:0> RPA1<3:0> RPA2<3:0> RPA3<3:0> RPA4<3:0> RPA8<3:0> RPA9<3:0> RPB2<3:0> RPB3<3:0> RPB4<3:0> 18/2 19/3 20/4 1 1 22/6 I 23/7 1 Bits values are shown in hexadecimal ı ı 1 1 1 1 1 Reset \ as, ×= unknown value on Reset; — = unimplemented, read as This register is only available on 44-pin devices. This register is only available on PIC32MX1XX devices. This register is only available on 36-pin and 44-pin devices. 29/13 I 31:16 31:16 31:16 31:16 31:16 31:16 31:16 31:16 31:16 31:16 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 Bit Range RPB6R<sup>(2)</sup> RPA8R<sup>(1)</sup> RPA9R(1) RPB7R RPA2R **RPA3R** RPA4R RPBOR RPB3R RPB4R Register Name Legend: Note 1 FB2C FB48 FB3C (BF80\_#) Virtual Address DS60001168L-page 142 PERIPHERAL PIN SELECT OUTPUT REGISTER MAP **TABLE 11-7:** © 2011-2019 Microchip Technology Inc. ∺ 8 % 9/9 171 RPB10<3:0> RPB13<3:0> RPB15<3:0> RPB11<3:0> RPB14<3:0> RPB8<3:0> RPC0<3:0> RPC1<3:0> RPC7<3:0> RPB9<3:0> RPC2<3:0> RPC3<3:0> RPC4<3:0> RPC5<3:0> RPC6<3:0> 18/2 19/3 20/4 1 1 22/6 I PERIPHERAL PIN SELECT OUTPUT REGISTER MAP (CONTINUED) 23/7 1 I 1 25/9 I 26/10 ı 27/11 28/12 1 1 29/13 I I 1 31:16 31:16 31:16 31:16 15:0 31:16 31:16 31:16 31:16 31:16 31:16 31:16 31:16 31:16 31:16 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 15:0 Bit Range RPC0R<sup>(3)</sup> RPC1R<sup>(3)</sup> RPC2R<sup>(1)</sup> RPC3R<sup>(3)</sup> RPC7R<sup>(1)</sup> RPC4R<sup>(1)</sup> RPC5R(1) RPC6R(1) **TABLE 11-7**: 瓦 RPB14R 꼾 RPB8R RPB9R Register Name RPB1 RPB1 RPB1 RPB1 FB4C FB60 FB6C FB78 FB7C FB80 FB84 FB88 FB54 (BF80\_#) Virtual Address — = unimplemented, read as '0'. Reset values are shown in hexadecimal x= unknown value on Reset; —= unimplemented, read as This register is only available on 44-pin devices. This register is only available on PIC32MX1XX devices. This register is only available on 36-pin and 44-pin devices. Legend: Note 1 **∺** ∺ ∺ © 2011-2019 Microchip Technology Inc. etesets RPC9<3:0> RPC8<3:0> 18/2 19/3 20/4 22/6 PERIPHERAL PIN SELECT OUTPUT REGISTER MAP (CONTINUED) 23/7 25/9 26/10 27/11 29/13 31:16 15:0 15:0 Bit Range RPC8R(1) RPC9R<sup>(3)</sup> **TABLE 11-7**: Register Name (BF80\_#) Virtual Address stəsəЯ IIA 16/0 17/1 x= unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. This register is only available on 44-pin devices. This register is only available on PIC32MX1XX devices. This register is only available on 36-pin and 44-pin devices. Legend: Note 1: DS60001168L-page 144 #### REGISTER 11-1: [pin name]R: PERIPHERAL PIN SELECT INPUT REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |---------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24:24 | U-0 | 31:24 | _ | _ | _ | _ | | | _ | _ | | 00.46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 4 <i>E</i> .0 | U-0 | 15:8 | _ | _ | _ | _ | _ | _ | _ | _ | | 7.0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | _ | _ | _ | _ | | [pin name | e]R<3:0> | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-4 Unimplemented: Read as '0' bit 3-0 **[pin name]R<3:0>:** Peripheral Pin Select Input bits Where [pin name] refers to the pins that are used to configure peripheral input mapping. See Table 11-1 for input pin selection values. Note: Register values can only be changed if the Configuration bit, IOLOCK (CFGCON<13>), = 0. #### REGISTER 11-2: RPnR: PERIPHERAL PIN SELECT OUTPUT REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | | _ | _ | | | - | - | | 22.46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | U-0 | 15:8 | _ | _ | _ | _ | _ | _ | _ | _ | | 7.0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | _ | _ | _ | _ | | RPnR | <3:0> | | Legend: -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-4 Unimplemented: Read as '0' bit 3-0 **RPnR<3:0>:** Peripheral Pin Select Output bits See Table 11-2 for output pin selection values. Note: Register values can only be changed if the Configuration bit, IOLOCK (CFGCON<13>), = 0. ## REGISTER 11-3: CNCONx: CHANGE NOTICE CONTROL FOR PORTX REGISTER (x = A, B, C) | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | | _ | _ | | 00.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | ON | _ | SIDL | _ | _ | _ | _ | _ | | 7.0 | U-0 | 7:0 | _ | _ | _ | _ | _ | _ | _ | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ON: Change Notice (CN) Control ON bit 1 = CN is enabled0 = CN is disabled bit 14 **Unimplemented:** Read as '0' bit 13 **SIDL:** Stop in Idle Control bit 1 = Idle mode halts CN operation0 = Idle does not affect CN operation bit 12-0 Unimplemented: Read as '0' #### 12.0 TIMER1 Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 14. "Timers" (DS60001105), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). family of PIC32 devices features synchronous/asynchronous 16-bit timer that can operate as a free-running interval timer for various timing applications and counting external events. This timer can also be used with the Low-Power Secondary Oscillator (Sosc) for Real-Time Clock (RTC) applications. The following modes are supported: - Synchronous Internal Timer - · Synchronous Internal Gated Timer - · Synchronous External Timer - · Asynchronous External Timer #### **Additional Supported Features** 12.1 - · Selectable clock prescaler - · Timer operation during CPU Idle and Sleep mode - · Fast bit manipulation using CLR, SET and INV - · Asynchronous mode can be used with the Sosc to function as a Real-Time Clock (RTC) Figure 12-1 illustrates a general block diagram of Timer1. #### **FIGURE 12-1:** TIMER1 BLOCK DIAGRAM # 12.2 Timer1 Control Registers **TIMER1 REGISTER MAP** **TABLE 12-1**: | W | All Reseta | 0000 | 0000 | 0000 | 0000 | 0000 | 크크크크 | |------|---------------------------------|-------|------------|--------|---------------------------------------------------------------------------------------------|-------|-----------| | | 16/0 | 1 | I | I | | I | | | • | 17/1 | ı | CCS | ı | | ı | | | | 18/2 | ı | TSYNC | I | | I | | | • | 19/3 | I | I | ı | | ı | | | • | 20/4 | ı | TCKPS<1:0> | l | | l | | | | 21/5 | ı | 3<br>LCKP8 | — | | — | | | | 22/6 | ı | 1 | ı | | ı | | | Bits | 7/82 | 1 | TGATE | _ | TMR1<15:0> | _ | PR1<15:0> | | B | 24/8 | 1 | I | ı | TMR1 | ı | PR1< | | | 25/9 | 1 | I | I | | I | | | | 26/10 | 1 | I | I | | I | | | | 27/11 | I | dIML | _ | | _ | | | | 28/12 | 1 | SIQWL | I | | I | | | | 29/13 | I | Tais | _ | | _ | | | | 30/14 | I | — | _ | | _ | | | | 31/15 | ı | NO | - | | - | | | ŧ | Bit Range | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | | | Register<br>Name <sup>(1)</sup> | T400M | | ) Lava | \<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\ | ,00 | r<br>L | | ssə | Virtual Addr<br>(#_0878) | 000 | 000 | 0640 | 2 | 000 | 0200 | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Note 1: #### REGISTER 12-1: T1CON: TYPE A TIMER CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24:24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 23:16 | U-0 | 23.10 | - | _ | _ | _ | _ | _ | _ | _ | | 4 E . O | R/W-0 | U-0 | R/W-0 | R/W-0 | R-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | TWDIS | TWIP | _ | _ | _ | | 7:0 | R/W-0 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | U-0 | | 7:0 | TGATE | _ | TCKPS | S<1:0> | _ | TSYNC | TCS | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **ON:** Timer On bit<sup>(1)</sup> 1 = Timer is enabled 0 = Timer is disabled bit 14 **Unimplemented:** Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Discontinue module operation when the device enters Idle mode 0 = Continue module operation when the device enters Idle mode bit 12 TWDIS: Asynchronous Timer Write Disable bit 1 = Writes to Timer1 are ignored until pending write operation completes 0 = Back-to-back writes are enabled (Legacy Asynchronous Timer functionality) bit 11 TWIP: Asynchronous Timer Write in Progress bit In Asynchronous Timer mode: 1 = Asynchronous write to the Timer1 register in progress 0 = Asynchronous write to Timer1 register is complete In Synchronous Timer mode: This bit is read as '0'. bit 10-8 Unimplemented: Read as '0' bit 7 TGATE: Timer Gated Time Accumulation Enable bit When TCS = 1: This bit is ignored. When TCS = 0: 1 = Gated time accumulation is enabled 0 = Gated time accumulation is disabled bit 6 Unimplemented: Read as '0' bit 5-4 TCKPS<1:0>: Timer Input Clock Prescale Select bits 11 = 1:256 prescale value 10 = 1:64 prescale value 01 = 1:8 prescale value 00 = 1:1 prescale value **Note 1:** When using 1:1 PBCmLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. ## REGISTER 12-1: T1CON: TYPE A TIMER CONTROL REGISTER (CONTINUED) bit 3 Unimplemented: Read as '0' bit 2 TSYNC: Timer External Clock Input Synchronization Selection bit When TCS = 1: 1 = External clock input is synchronized0 = External clock input is not synchronized $\frac{\text{When TCS} = 0:}{\text{This bit is ignored.}}$ bit 1 TCS: Timer Clock Source Select bit 1 = External clock from TxCKI pin 0 = Internal peripheral clock bit 0 Unimplemented: Read as '0' **Note 1:** When using 1:1 PBCmLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. ## 13.0 TIMER2/3, TIMER4/5 Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 14.** "Timers" (DS60001105), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). This family of PIC32 devices features four synchronous 16-bit timers (default) that can operate as a freerunning interval timer for various timing applications and counting external events. The following modes are supported: - · Synchronous internal 16-bit timer - · Synchronous internal 16-bit gated timer - · Synchronous external 16-bit timer Two 32-bit synchronous timers are available by combining Timer2 with Timer3 and Timer4 with Timer5. The 32-bit timers can operate in three modes: - · Synchronous internal 32-bit timer - · Synchronous internal 32-bit gated timer - · Synchronous external 32-bit timer Note: In this chapter, references to registers, TxCON, TMRx and PRx, use 'x' to represent Timer2 through Timer5 in 16-bit modes. In 32-bit modes, 'x' represents Timer2 or Timer4 and 'y' represents Timer3 or Timer5. ## 13.1 Additional Supported Features - · Selectable clock prescaler - · Timers operational during CPU idle - Time base for Input Capture and Output Compare modules (Timer2 and Timer3 only) - ADC event trigger (Timer3 in 16-bit mode, Timer2/3 in 32-bit mode) - Fast bit manipulation using CLR, SET and INV registers Figure 13-1 and Figure 13-2 illustrate block diagrams of Timer2/3 and Timer4/5. #### FIGURE 13-1: TIMER2-TIMER5 BLOCK DIAGRAM (16-BIT) FIGURE 13-2: TIMER2/3, TIMER4/5 BLOCK DIAGRAM (32-BIT) - Note 1: In this diagram, the use of 'x' in registers, TxCON, TMRx, PRx and TxCK, refers to either Timer2 or Timer4; the use of 'y' in registers, TyCON, TMRy, PRy, TyIF, refers to either Timer3 or Timer5. - **2:** ADC event trigger is available only on the Timer2/3 pair. **Timer Control Registers** 13.2 | | | 17/1 | 1 | TCS | - | | - | | - | SOL | I | | I | | _ | SOL | I | | | | - | TCS | - | | | | |---------------|------|-------------------------|-------|------------|-------|------------|-------|-----------|-------|------------|-------|------------|-------|-----------|-------|------------|-------|-------------|-------|-----------|---------|------------|-------|------------|-------|-----------| | | | 18/2 | 1 | 1 | ı | | - | | ı | - | I | | I | | I | 1 | 1 | | I | | I | 1 | - | | - | | | | | 19/3 | 1 | T32 | ı | | | | ı | _ | ı | | ı | | _ | T32 | I | | 1 | | ı | 1 | | | | | | | | 20/4 | J | _ | J | | | | J | • | l | | I | | _ | | J | | I | | l | ^ | | | | | | | | 21/5 | 1 | TCKPS<2:0> | ı | | ı | | ı | TCKPS<2:0> | ı | | Ι | | 1 | TCKPS<2:0> | l | | 1 | | ı | TCKPS<2:0> | ı | | | | | | | 22/6 | I | | J | | - | | J | | l | | I | | ı | | I | | I | | I | | - | | I | | | | ts | 23/7 | 1 | TGATE | ı | :15:0> | - | 15:0> | ı | TGATE | I | :15:0> | ı | 15:0> | 1 | TGATE | 1 | :15:0> | 1 | 15:0> | ı | TGATE | - | :15:0> | | 15:0> | | | Bits | 24/8 | ı | 1 | ı | TMR2<15:0> | _ | PR2<15:0> | ı | | ı | TMR3<15:0> | - | PR3<15:0> | _ | _ | ļ | TMR4<15:0> | ı | PR4<15:0> | ı | _ | _ | TMR5<15:0> | | PR5<15:0> | | | | 25/9 | ı | ı | ı | | _ | | ı | | ı | | - | | _ | _ | ļ | | ı | | ı | | _ | | | | | | | 26/10 | | 1 | ı | | _ | | ı | | I | | I | | _ | - | I | | ı | | - | | _ | | | | | AP | | 27/11 | ı | I | I | | ı | | I | - | ı | | ı | | 1 | 1 | | | ı | | ı | _ | ı | | Ι | | | REGISTER MAP | | 28/12 | 1 | 1 | I | | - | | I | _ | ı | | I | | 1 | 1 | Ì | | 1 | | ı | - | - | | 1 | | | | | 29/13 | ı | SIDL | ı | | ı | | ı | SIDL | l | | ı | | ı | SIDL | I | | ı | | ı | SIDL | ı | | I | | | TIMER2-TIMER5 | | 30/14 | | 1 | ı | | ı | | ı | _ | l | | I | | ı | _ | I | | J | | I | _ | ı | | ı | | | TIMER2 | | 31/15 | 1 | NO | ı | | _ | | ı | NO | ı | | - | | _ | NO | Ì | | 1 | | - | NO | _ | | _ | | | <del></del> | ē | Bit Range | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | | E 13- | | Register<br>(¹)emsN | | 12001 | COVE | אוואן | | P.R.2 | TOUCH | | | SUMI | | 2 | 14001 | 5 | | +<br>-<br>- | | Γ<br>Έ | TAC CEL | | 301/1 | CLIMI | 200 | 2 | | TABLE 13-1: | ssə | Virtual Addr<br>#_0878) | | 0000 | 0010 | 000 | 0000 | 0700 | 0000 | | | 2 | 0000 | OAKO | 000 | 200 | Ç | 2 | C | 0220 | | 000 | 0170 | 0 0 | 000 | 7770 | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. © 2011-2019 Microchip Technology Inc. stese和 IIA 16/0 #### TXCON: TYPE B TIMER CONTROL REGISTER REGISTER 13-1: | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|----------------------|-------------------|---------------------|-------------------|--------------------|-------------------|--------------------|------------------| | 31:24 | U-0 | 31.24 | _ | - | _ | _ | 1 | - | _ | _ | | 00.40 | U-0 | 23:16 | _ | _ | _ | _ | | _ | _ | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1,3)</sup> | _ | SIDL <sup>(4)</sup> | _ | _ | _ | _ | _ | | 7:0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | | 7:0 | TGATE <sup>(3)</sup> | Т | CKPS<2:0>(3 | 3) | T32 <sup>(2)</sup> | 1 | TCS <sup>(3)</sup> | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown Unimplemented: Read as '0' bit 31-16 ON: Timer On bit(1,3) bit 15 > 1 = Module is enabled 0 = Module is disabled bit 14 Unimplemented: Read as '0' bit 13 SIDL: Stop in Idle Mode bit<sup>(4)</sup> 1 = Discontinue module operation when the device enters Idle mode 0 = Continue module operation when the device enters Idle mode bit 12-8 Unimplemented: Read as '0' bit 7 TGATE: Timer Gated Time Accumulation Enable bit(3) When TCS = 1: This bit is ignored and is read as '0'. When TCS = 0: 1 = Gated time accumulation is enabled 0 = Gated time accumulation is disabled bit 6-4 TCKPS<2:0>: Timer Input Clock Prescale Select bits(3) 111 = 1:256 prescale value 110 = 1:64 prescale value 101 = 1:32 prescale value 100 = 1:16 prescale value 011 = 1:8 prescale value 010 = 1:4 prescale value 001 = 1:2 prescale value 000 = 1:1 prescale value - Note 1: When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: This bit is available only on even numbered timers (Timer2 and Timer4). - 3: While operating in 32-bit mode, this bit has no effect for odd numbered timers (Timer3, and Timer5). All timer functions are set through the even numbered timers. - 4: While operating in 32-bit mode, this bit must be cleared on odd numbered timers to enable the 32-bit timer in Idle mode. ## REGISTER 13-1: TXCON: TYPE B TIMER CONTROL REGISTER (CONTINUED) bit 3 T32: 32-Bit Timer Mode Select bit(2) 1 = Odd numbered and even numbered timers form a 32-bit timer 0 = Odd numbered and even numbered timers form a separate 16-bit timer bit 2 Unimplemented: Read as '0' bit 1 TCS: Timer Clock Source Select bit(3) 1 = External clock from TxCK pin 0 = Internal peripheral clock bit 0 Unimplemented: Read as '0' - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: This bit is available only on even numbered timers (Timer2 and Timer4). - **3:** While operating in 32-bit mode, this bit has no effect for odd numbered timers (Timer3, and Timer5). All timer functions are set through the even numbered timers. - **4:** While operating in 32-bit mode, this bit must be cleared on odd numbered timers to enable the 32-bit timer in Idle mode. | NOTES: | | | | | |--------|--|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## 14.0 WATCHDOG TIMER (WDT) Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 9. "Watchdog, Deadman, and Power-up Timers" the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). (DS60001114), which are available from The WDT, when enabled, operates from the internal Low-Power Oscillator (LPRC) clock source and can be used to detect system software malfunctions by resetting the device if the WDT is not cleared periodically in software. Various WDT time-out periods can be selected using the WDT postscaler. The WDT can also be used to wake the device from Sleep or Idle mode. The following are some of the key features of the WDT module: - · Configuration or software controlled - · User-configurable time-out period - · Can wake the device from Sleep or Idle mode Figure 14-1 illustrates a block diagram of the WDT and Power-up timer. FIGURE 14-1: WATCHDOG TIMER AND POWER-UP TIMER BLOCK DIAGRAM 14.1 Watchdog Timer Control Registers TABLE 14-1: WATCHDOG TIMER CONTROL REGISTER MAP | s | feseR IIA | 0000 | 0000 | |------|---------------------------------|-------|----------------------| | | 16/0 | I | WDTCLR | | | 17/1 | 1 | WDTWINEN WDTCLR 0000 | | | 18/2 | ı | | | • | 19/3 | ı | Δ | | • | 20/4 | I | SWDTPS<4:0> | | • | 21/5 | ı | ΛS | | • | 22/6 | ı | | | Bits | 23/7 | ı | 1 | | | 24/8 | ı | - | | | 25/9 | ı | 1 | | | 26/10 | ı | 1 | | | 27/11 | ı | 1 | | | 28/12 | I | I | | | 29/13 | ı | ı | | | 30/14 | ı | 1 | | | 31/15 | ı | NO | | ŧ | Bit Rango | 31:16 | 15:0 | | | neteigeЯ<br><sup>(1)</sup> emsM | MODE | | | | nbbA IsuhiV<br>#_0878) | 000 | 3 | x = unknown value on Reset; — = unimplemented, read as 'o'. Reset values are shown in hexadecimal. All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. #### REGISTER 14-1: WDTCON: WATCHDOG TIMER CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|---------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24:24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 00:40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | 15:8 | ON <sup>(1,2)</sup> | _ | _ | _ | _ | _ | _ | _ | | 7.0 | U-0 | R-y | R-y | R-y | R-y | R-y | R/W-0 | R/W-0 | | 7:0 | _ | | S | WDTPS<4:0 | > | | WDTWINEN | WDTCLR | **Legend:** y = Values set from Configuration bits on POR R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ON: Watchdog Timer Enable bit (1,2) $_{ m 1}$ = Enables the WDT if it is not enabled by the device configuration 0 = Disable the WDT if it was enabled in software bit 14-7 Unimplemented: Read as '0' bit 6-2 **SWDTPS<4:0>:** Shadow Copy of Watchdog Timer Postscaler Value from Device Configuration bits On reset, these bits are set to the values of the WDTPS <4:0> of Configuration bits. bit 1 WDTWINEN: Watchdog Timer Window Enable bit 1 = Enable windowed Watchdog Timer0 = Disable windowed Watchdog Timer bit 0 WDTCLR: Watchdog Timer Reset bit 1 = Writing a '1' will clear the WDT 0 = Software cannot force this bit to a '0' **Note 1:** A read of this bit results in a '1' if the Watchdog Timer is enabled by the device configuration or software. 2: When using the 1:1 PBCLK divisor, the user's software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. | NOTES: | <br> | <br> | | |--------|------|------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## 15.0 INPUT CAPTURE Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 15. "Input Capture"** (DS60001122), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The Input Capture module is useful in applications requiring frequency (period) and pulse measurement. The Input Capture module captures the 16-bit or 32-bit value of the selected Time Base registers when an event occurs at the ICx pin. The following events cause capture events: - · Simple capture event modes: - Capture timer value on every rising and falling edge of input at ICx pin - Capture timer value on every edge (rising and falling) - Capture timer value on every edge (rising and falling), specified edge first. - · Prescaler capture event modes: - Capture timer value on every 4th rising edge of input at ICx pin - Capture timer value on every 16th rising edge of input at ICx pin Each input capture channel can select between one of two 16-bit timers (Timer2 or Timer3) for the time base, or two 16-bit timers (Timer2 and Timer3) together to form a 32-bit timer. The selected timer can use either an internal or external clock. Other operational features include: - Device wake-up from capture pin during Sleep and Idle modes - · Interrupt on input capture event - 4-word FIFO buffer for capture values (interrupt optionally generated after 1, 2, 3, or 4 buffer locations are filled) - Input capture can also be used to provide additional sources of external interrupts Figure 15-1 illustrates a general block diagram of the Input Capture module. FIGURE 15-1: INPUT CAPTURE BLOCK DIAGRAM 15.1 Input Capture Control Registers TABLE 15-1: INPUT CAPTURE 1-INPUT CAPTURE 5 REGISTER MAP | s | :iəsə別 IIA | 0000 | 0000 | XXXX<br>XXXX | 0000 | 0000 | XXXX<br>XXXX | 0000 | 0000 | XXXX<br>XXXX | 0000 | 0000 | XXXX<br>XXXX | 0000 | 0000 | XXXX<br>XXXX | |------|--------------------------|-----------|----------|---------------|------------|----------|---------------|------------|----------|---------------|-------|----------|---------------|--------------|----------|---------------| | | 16/0 | _ | | | ı | | | - | | | ı | | | ı | | | | | 17/1 | ı | ICM<2:0> | | ı | ICM<2:0> | | I | ICM<2:0> | | 1 | ICM<2:0> | | ı | ICM<2:0> | | | | 18/2 | I | | | ı | | | ı | | | 1 | | | 1 | | | | | 19/3 | 1 | ICBNE | | ı | ICBNE | | I | ICBNE | | ı | ICBNE | | ı | ICBNE | | | | 20/4 | 1 | NOOI | | | ICOV | | | NOOI | | I | NOOI | | I | NOOI | | | | 21/5 | 1 | 1:0> | | ı | <b>.</b> | | 1 | -0: | | 1 | -0: | | ı | -0: | | | | 22/6 | ı | ICI<1:0> | | ı | ICI<1:0> | | I | ICI<1:0> | | ı | ICI<1:0> | | I | ICI<1:0> | | | s | 23/7 | ı | ICTMR | <31:0> | ı | ICTMR | <31:0> | ı | ICTMR | <31:0> | I | ICTMR | <31:0> | ı | ICTMR | <31:0> | | Bits | 24/8 | 1 | C32 | IC1BUF<31:0> | ı | C32 | IC2BUF<31:0> | ı | C32 | IC3BUF<31:0> | 1 | C32 | IC4BUF<31:0> | ı | C32 | IC5BUF<31:0> | | | 25/9 | - | FEDGE | | | FEDGE | | | FEDGE | | 1 | FEDGE | | I | FEDGE | | | | 26/10 | 1 | — | | | 1 | | _ | _ | | - | _ | | 1 | _ | | | | 27/11 | 1 | ļ | | ı | ı | | ı | _ | | ı | _ | | ı | _ | | | | 28/12 | - | _ | | ı | I | | ı | _ | | ı | _ | | I | _ | | | | 29/13 | 1 | SIDL | | - | SIDL | | - | SIDL | | 1 | SIDL | | ı | SIDL | | | | 30/14 | 1 | _ | | ı | - | | I | _ | | ı | _ | | I | _ | | | | 31/15 | ı | NO | | ı | ő | | I | NO | | ı | NO | | I | NO | | | ə | Bit Range | 31:16 | 15:0 | 31:16<br>15:0 | 31:16 | 15:0 | 31:16<br>15:0 | 31:16 | 15:0 | 31:16<br>15:0 | 31:16 | 15:0 | 31:16<br>15:0 | 31:16 | 15:0 | 31:16<br>15:0 | | | registeก<br>emsM | (1)(1007) | | IC1BUF | (1)1400001 | 20070 | IC2BUF | (1)1400001 | | IC3BUF | 31:16 | | IC4BUF | (L)ECCONI(1) | , NO.001 | ICSBUF | | ssə. | Nirtual Addr<br>(#_0878) | | 7000 | 2010 | | 7700 | 2210 | 0,400 | 7400 | 2410 | | 7000 | 2610 | 000 | 7007 | 2810 | This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: Legend: #### REGISTER 15-1: ICXCON: INPUT CAPTURE 'x' CONTROL REGISTER | Bit Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |-----------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24:04 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 22:46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | _ | _ | _ | FEDGE | C32 | | 7.0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | ICTMR | ICI< | 1:0> | ICOV | ICBNE | | ICM<2:0> | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = unknown) P = Programmable bit r = Reserved bit bit 31-16 Unimplemented: Read as '0' bit 15 ON: Input Capture Module Enable bit(1) 1 = Module is enabled 0 = Disable and reset module, disable clocks, disable interrupt generation and allow SFR modifications bit 14 **Unimplemented:** Read as '0' bit 13 **SIDL:** Stop in Idle Control bit 1 = Halt in Idle mode 0 = Continue to operate in Idle mode bit 12-10 Unimplemented: Read as '0' bit 9 **FEDGE:** First Capture Edge Select bit (only used in mode 6, ICM<2:0> = 110) 1 = Capture rising edge first0 = Capture falling edge first bit 8 **C32:** 32-bit Capture Select bit 1 = 32-bit timer resource capture 0 = 16-bit timer resource capture bit 7 ICTMR: Timer Select bit (Does not affect timer selection when C32 (ICxCON<8>) is '1') 0 = Timer3 is the counter source for capture 1 = Timer2 is the counter source for capture bit 6-5 ICI<1:0>: Interrupt Control bits 11 = Interrupt on every fourth capture event 10 = Interrupt on every third capture event 01 = Interrupt on every second capture event 00 = Interrupt on every capture event bit 4 ICOV: Input Capture Overflow Status Flag bit (read-only) 1 = Input capture overflow has occurred0 = No input capture overflow has occurred bit 3 ICBNE: Input Capture Buffer Not Empty Status bit (read-only) 1 = Input capture buffer is not empty; at least one more capture value can be read 0 = Input capture buffer is empty Note 1: When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. #### REGISTER 15-1: ICXCON: INPUT CAPTURE 'x' CONTROL REGISTER (CONTINUED) bit 2-0 ICM<2:0>: Input Capture Mode Select bits - 111 = Interrupt-Only mode (only supported while in Sleep mode or Idle mode) - 110 = Simple Capture Event mode every edge, specified edge first and every edge thereafter - 101 = Prescaled Capture Event mode every sixteenth rising edge - 100 = Prescaled Capture Event mode every fourth rising edge - 011 = Simple Capture Event mode every rising edge - 010 = Simple Capture Event mode every falling edge - 001 = Edge Detect mode every edge (rising and falling) - 000 = Input Capture module is disabled **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. #### 16.0 OUTPUT COMPARE Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 16. "Output Compare"** (DS60001111), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The Output Compare module is used to generate a single pulse or a train of pulses in response to selected time base events. For all modes of operation, the Output Compare module compares the values stored in the OCxR and/or the OCxRS registers to the value in the selected timer. When a match occurs, the Output Compare module generates an event based on the selected mode of operation. The following are some of the key features: - · Multiple Output Compare Modules in a device - Programmable interrupt generation on compare event - · Single and Dual Compare modes - Single and continuous output pulse generation - · Pulse-Width Modulation (PWM) mode - Hardware-based PWM Fault detection and automatic output disable - Can operate from either of two available 16-bit time bases or a single 32-bit time base #### FIGURE 16-1: OUTPUT COMPARE MODULE BLOCK DIAGRAM - **Note 1:** Where 'x' is shown, reference is made to the registers associated with the respective output compare channels, 1 through 5. - 2: The OCFA pin controls the OC1-OC4 channels. The OCFB pin controls the OC5 channel. **OUTPUT COMPARE 1-OUTPUT COMPARE 5 REGISTER MAP Output Compare Control Registers** TABLE 16-1: 16.1 | s | Feset IIA | 0000 | 0000 | ××××<br>××××<br>××××× | X X X X X X | 0000 | 0000 | XXXX<br>XXXX<br>XXXX | × × × × × × | 0000 | 0000 | X X X | X X X X X | 0000 | 0000 | XXXX<br>XXXX<br>XXXX | X X X X X | 0000 | 0000 | X X X X | X X X X | | |------|---------------------------------|-------|----------|-----------------------|---------------|-------|----------|----------------------|---------------|-------|----------|---------------|---------------|-------|----------|----------------------|---------------|-------|----------|---------------|---------------|----------------------------------------------------------------------------------------------------| | | 16/0 | I | | | | 1 | | | | I | | | | 1 | | | | ı | | | | | | | 17/1 | I | OCM<2:0> | | | ı | OCM<2:0> | | | I | OCM<2:0> | | | 1 | OCM<2:0> | | | I | OCM<2:0> | | | | | | 18/2 | I | | | | I | | | | I | | | | 1 | | | | I | | | | | | · | 19/3 | I | OCTSEL | | | I | OCTSEL | | | ı | OCTSEL | | | 1 | OCTSEL | | | I | OCTSEL | | | | | | 20/4 | 1 | OCFLT | | | 1 | OCFLT | | | 1 | OCFLT | | | 1 | OCFLT | | | I | OCFLT | | | | | | 21/5 | ı | OC32 | | | ı | OC32 | | | _ | OC32 | | | 1 | OC32 | | | _ | OC32 | | | | | | 22/6 | 1 | _ | | | 1 | _ | | | _ | _ | | | 1 | _ | | | _ | - | | | | | Bits | 23/7 | 1 | 1 | OC1R<31:0> | OC1RS<31:0> | 1 | _ | OC2R<31:0> | OC2RS<31:0> | 1 | 1 | OC3R<31:0> | OC3RS<31:0> | 1 | - | OC4R<31:0> | OC4RS<31:0> | _ | I | OC5R<31:0> | OC5RS<31:0> | ÷ | | B | 24/8 | 1 | I | OC1R | OC1R8 | I | | OC2R | OC2RS | I | I | OC3R | OC3RS | I | I | OC4R | OC4R8 | ı | 1 | OC5R | OC5RS | hexadecima | | | 25/9 | 1 | 1 | | | 1 | _ | | | 1 | 1 | | | 1 | - | | | _ | I | | | e shown in | | | 26/10 | 1 | ı | | | I | I | | | ı | ı | | | 1 | ı | | | I | ı | | | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. | | | 27/11 | 1 | I | | | 1 | _ | | | I | I | | | 1 | - | | | _ | 1 | | | as '0'. Res | | | 28/12 | 1 | I | | | I | - | | | I | I | | | 1 | I | | | Ι | I | | | ented, read | | | 29/13 | 1 | SIDL | | | I | SIDL | | | I | SIDL | | | I | SIDL | | | I | SIDL | | | = unimplem | | | 30/14 | I | ı | | | I | - | | | I | ı | | | | 1 | | | I | 1 | | | n Reset; — | | , | 31/15 | ı | NO | | | _ | ON | | | - | NO | | | | NO | | | _ | ON | | | wn value on | | ē | Bit Rang | 31:16 | 15:0 | 31:16<br>15:0 | 31:16<br>15:0 | 31:16 | 15:0 | 31:16<br>15:0 | 31:16<br>15:0 | 31:16 | 15:0 | 31:16<br>15:0 | 31:16<br>15:0 | 31:16 | 15:0 | 31:16<br>15:0 | 31:16<br>15:0 | 31:16 | 15:0 | 31:16<br>15:0 | 31:16<br>15:0 | unkno | | | netsigeЯ<br><sup>(↑)</sup> emsИ | 14000 | | OC1R | OC1RS | | 0000 | OC2R | OC2RS | NOUCO | | OC3R | OC3RS | | 200 | OC4R | OC4RS | 31:16 | 0000 | OC5R | OC5RS | | | ssə | 1bbA lsut1iV<br>#_0878) | 0000 | | 3010 | 3020 | 0000 | | 3210 | 3220 | OURC | | 3410 | 3420 | | 2000 | 3610 | 3620 | VVOC | 2000 | 3810 | 3820 | Legend: | All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Note 1: #### REGISTER 16-1: OCxCON: OUTPUT COMPARE 'x' CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|----------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | _ | _ | _ | | 00:46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | _ | _ | _ | _ | _ | | 7.0 | U-0 | U-0 | R/W-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | _ | _ | OC32 | OCFLT <sup>(2)</sup> | OCTSEL | | OCM<2:0> | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **ON:** Output Compare Peripheral On bit<sup>(1)</sup> 1 = Output Compare peripheral is enabled 0 = Output Compare peripheral is disabled bit 14 Unimplemented: Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Discontinue module operation when the device enters Idle mode 0 = Continue module operation when the device enters Idle mode bit 12-6 Unimplemented: Read as '0' bit 5 OC32: 32-bit Compare Mode bit 1 = OCxR<31:0> and/or OCxRS<31:0> are used for comparisons to the 32-bit timer source 0 = OCxR<15:0> and OCxRS<15:0> are used for comparisons to the 16-bit timer source bit 4 OCFLT: PWM Fault Condition Status bit<sup>(2)</sup> 1 = PWM Fault condition has occurred (cleared in hardware only) 0 = No PWM Fault condition has occurred bit 3 OCTSEL: Output Compare Timer Select bit 1 = Timer3 is the clock source for this Output Compare module 0 = Timer2 is the clock source for this Output Compare module bit 2-0 OCM<2:0>: Output Compare Mode Select bits 111 = PWM mode on OCx; Fault pin enabled 110 = PWM mode on OCx; Fault pin disabled 101 = Initialize OCx pin low, generate continuous output pulses on OCx pin 100 = Initialize OCx pin low; generate single output pulse on OCx pin 011 = Compare event toggles OCx pin 010 = Initialize OCx pin high; compare event forces OCx pin low 001 = Initialize OCx pin low; compare event forces OCx pin high 000 = Output compare peripheral is disabled but continues to draw current **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. 2: This bit is only used when OCM<2:0> = '111'. It is read as '0' in all other modes. | NOTES: | <br> | <br> | | |--------|------|------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # 17.0 SERIAL PERIPHERAL INTERFACE (SPI) Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 23. "Serial Peripheral Interface (SPI)" (DS60001106), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). The SPI module is a synchronous serial interface that is useful for communicating with external peripherals and other microcontrollers. These peripheral devices may be Serial EEPROMs, Shift registers, display drivers, Analog-to-Digital Converters (ADC), etc. The PIC32 SPI module is compatible with Motorola® SPI and SIOP interfaces. Some of the key features of the SPI module are: - · Master mode and Slave mode support - · Four clock formats - · Enhanced Framed SPI protocol support - User-configurable 8-bit, 16-bit and 32-bit data width - · Separate SPI FIFO buffers for receive and transmit - FIFO buffers act as 4/8/16-level deep FIFOs based on 32/16/8-bit data width - Programmable interrupt event on every 8-bit, 16-bit and 32-bit data transfer - · Operation during Sleep and Idle modes - · Audio Codec Support: - I<sup>2</sup>S protocol - Left-justified - Right-justified - PCM FIGURE 17-1: SPI MODULE BLOCK DIAGRAM SPI1 AND SPI2 REGISTER MAP **SPI Control Registers** TABLE 17-1: | S | All Resets | 0000 | 0000 | 0000 | 8000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 8000 | 0000 | 0000 | 0000 | 0000 | 0000 | |------|---------------------------------|-------------|--------------|---------------|----------|---------------|--------|-----------|-------|---------------|-------------|------------------|---------------|----------|------------|--------|-----------|-------|---------------| | | 16/0 | ENHBUF | | | SPIRBF | | I | | I | AUDMOD<1:0> | ENHBUF | | | SPIRBF | | ı | | ı | | | | 1/11 | SPIFE | SRXISEL<1:0> | Ą. | SPITBF | | I | | I | AUDMC | SPIFE | SRXISEL<1:0> | Ą. | SPITBF | | I | | 1 | AUDMOD<1:0> | | • | 18/2 | I | STXISEL<1:0> | TXBUFELM<4:0> | _ | | I | | I | - | 1 | :L<1:0> | TXBUFELM<4:0> | I | | I | | ı | I | | | 19/3 | I | STXISE | X | SPITBE | | ı | | - | AUD<br>MONO | | <0:1>TXISET<1:0> | Ξ. | SPITBE | | | | _ | AUD<br>MONO | | • | 20/4 | ı | DISSDI | | _ | | I | | ı | I | I | DISSDI | | l | | I | | ı | I | | | 21/5 | I | (P MSTEN | | SPIRBE | | I | | _ | _ | 1 | MSTEN | ı | SPIRBE | | _ | | _ | ı | | | | | CKP | S | | | ı | BRG<12:0> | _ | _ | 1 | CKP | I | SPIROV | | _ | BRG<12:0> | _ | I | | s. | 23/7 | MCLKSEL | SSEN | 1 | SRMT | 31:0> | 1 | ш | _ | AUDEN | MCLKSEL | NBSS | I | SRMT | 31:0> | _ | ш | _ | AUDEN | | Bits | 24/8 | <u>^</u> | CKE | | SPITUR | DATA<31:0> | 1 | | 1 | RUTUR | <u>^</u> | CKE | | SPITUR | DATA<31:0> | _ | | - | IGNTUR | | | 25/9 | FRMCNT<2:0> | SMP | A | | | ı | | - | IGNROV | FRMCNT<2:0> | SMP | ۵ | - | | I | | - | IGNROV | | | 26/10 | Ė | MODE 16 | RXBUFELM<4:0> | | | ı | | - | SPI<br>TUREN | Ħ | MODE 16 | RXBUFELM<4:0> | _ | | I | | - | SPI<br>TUREN | | | 27/11 | FRMSYPW | MODE32 | RXE | SPIBUSY | | ı | | I | SPI<br>ROVEN | FRMSYPW | MODE32 | RXE | SPIBUSY | | I | | ı | SPI<br>ROVEN | | • | 28/12 | MSSEN | DISSDO | | FRMERR | | I | | I | FRM<br>ERREN | MSSEN | DISSDO | | FRMERR | | I | | ı | FRM<br>ERREN | | | 29/13 | FRMPOL | SIDL | I | | | ı | I | ı | Ι | FRMPOL | SIDL | I | 1 | | ı | Ī | 1 | I | | | 30/14 29/13<br>FRMSYNC FRMPOL | | I | I | - | | I | I | I | ı | FRMSYNC | I | I | - | | I | - | ı | I | | | 31/15 | FRMEN | NO | 1 | - | | 1 | I | I | SPI<br>SGNEXT | FRMEN | NO | I | 1 | | I | 1 | ı | SPI<br>SGNEXT | | ŧ | Bit Range | 31:16 | 15:0 | 31:16 | 15:0 | 31:16<br>15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 31:16 | 15:0 | 31:16 | 15:0 | | | Register<br>Name <sup>(1)</sup> | | | TATOLIGO | SFIISIAI | SPI1BUF | Colloc | פאפוורי | | 5840 SPI1CON2 | | SPIZCON | TATOCIO | 14102110 | SPI2BUF | Jacias | פאמצורט | | 5A40 SPI2CON2 | | | Virtual Addr<br>(#_0878) | | 000 | 2000 | 01.86 | 5820 | | 2830 | | 5840 ( | | DAYOU | , | 2 40 | 5A20 | _ | 2430 | | 5A40 k | x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal. All registers in this table except SPixBUF have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Legend: Note 1: #### REGISTER 17-1: SPIXCON: SPI CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|------------------------|--------------------|-------------------|-------------------|-------------------|-------------------|------------------|-----------------------| | 24.24 | R/W-0 | 31:24 | FRMEN | FRMSYNC | FRMPOL | MSSEN | FRMSYPW | F | RMCNT<2:0 | )> | | 00.40 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | | 23:16 | MCLKSEL <sup>(2)</sup> | _ | _ | _ | _ | _ | SPIFE | ENHBUF <sup>(2)</sup> | | 45.0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | DISSDO | MODE32 | MODE16 | SMP | CKE <sup>(3)</sup> | | 7.0 | R/W-0 | 7:0 | SSEN | CKP <sup>(4)</sup> | MSTEN | DISSDI | STXISE | L<1:0> | SRXIS | EL<1:0> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31 FRMEN: Framed SPI Support bit 1 = Framed SPI support is enabled ( $\overline{SSx}$ pin used as FSYNC input/output) 0 = Framed SPI support is disabled bit 30 FRMSYNC: Frame Sync Pulse Direction Control on SSx pin bit (Framed SPI mode only) 1 = Frame sync pulse input (Slave mode) 0 = Frame sync pulse output (Master mode) bit 29 FRMPOL: Frame Sync / Slave Select Polarity bit (Framed SPI or Master Transmit modes only) 1 = Frame pulse or SSx pin is active-high 0 = Frame pulse or SSx pin is active-low bit 28 MSSEN: Master Mode Slave Select Enable bit 1 = Slave select SPI support enabled. The SS pin is automatically driven during transmission in Master mode. Polarity is determined by the FRMPOL bit. 0 = Slave select SPI support is disabled. bit 27 FRMSYPW: Frame Sync Pulse Width bit 1 = Frame sync pulse is one character wide 0 = Frame sync pulse is one clock wide bit 26-24 **FRMCNT<2:0>:** Frame Sync Pulse Counter bits. Controls the number of data characters transmitted per pulse. This bit is only valid in FRAMED SYNC mode. 111 = Reserved; do not use 110 = Reserved: do not use 101 = Generate a frame sync pulse on every 32 data characters 100 = Generate a frame sync pulse on every 16 data characters 011 = Generate a frame sync pulse on every 8 data characters 010 = Generate a frame sync pulse on every 4 data characters 001 = Generate a frame sync pulse on every 2 data characters 000 = Generate a frame sync pulse on every data character bit 23 MCLKSEL: Master Clock Enable bit<sup>(2)</sup> 1 = REFCLK is used by the Baud Rate Generator 0 = PBCLK is used by the Baud Rate Generator bit 22-18 Unimplemented: Read as '0' Note 1: When using the 1:1 PBCLK divisor, the user's software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. 2: This bit can only be written when the ON bit = 0. 3: This bit is not used in the Framed SPI mode. The user should program this bit to '0' for the Framed SPI mode (FRMEN = 1). **4:** When AUDEN = 1, the SPI module functions as if the CKP bit is equal to '1', regardless of the actual value of CKP. ### REGISTER 17-1: SPIXCON: SPI CONTROL REGISTER (CONTINUED) - bit 17 SPIFE: Frame Sync Pulse Edge Select bit (Framed SPI mode only) - 1 = Frame synchronization pulse coincides with the first bit clock - 0 = Frame synchronization pulse precedes the first bit clock - bit 16 ENHBUF: Enhanced Buffer Enable bit(2) - 1 = Enhanced Buffer mode is enabled - 0 = Enhanced Buffer mode is disabled - bit 15 ON: SPI Peripheral On bit (1) - 1 = SPI Peripheral is enabled - 0 = SPI Peripheral is disabled - bit 14 Unimplemented: Read as '0' - bit 13 SIDL: Stop in Idle Mode bit - 1 = Discontinue module operation when the device enters Idle mode - 0 = Continue module operation when the device enters Idle mode - bit 12 DISSDO: Disable SDOx pin bit - 1 = SDOx pin is not used by the module. Pin is controlled by associated PORT register - 0 = SDOx pin is controlled by the module - bit 11-10 MODE<32.16>: 32/16-Bit Communication Select bits ### When AUDEN = 1: | MODE32 | MODE16 | Communication | |--------|--------|-------------------------------------------------------| | 1 | 1 | 24-bit Data, 32-bit FIFO, 32-bit Channel/64-bit Frame | | 1 | 0 | 32-bit Data, 32-bit FIFO, 32-bit Channel/64-bit Frame | | 0 | 1 | 16-bit Data, 16-bit FIFO, 32-bit Channel/64-bit Frame | | 0 | 0 | 16-bit Data, 16-bit FIFO, 16-bit Channel/32-bit Frame | ### When AUDEN = 0: | MODE32 | MODE16 | Communication | |--------|--------|---------------| | 1 | X | 32-bit | | 0 | 1 | 16-bit | | 0 | 0 | 8-bit | ### bit 9 SMP: SPI Data Input Sample Phase bit ### Master mode (MSTEN = 1): - 1 = Input data sampled at end of data output time - 0 = Input data sampled at middle of data output time ### Slave mode (MSTEN = 0): SMP value is ignored when SPI is used in Slave mode. The module always uses SMP = 0. To write a '1' to this bit, the MSTEN value = 1 must first be written. - bit 8 **CKE**: SPI Clock Edge Select bit<sup>(3)</sup> - 1 = Serial output data changes on transition from active clock state to Idle clock state (see the CKP bit) - 0 = Serial output data changes on transition from Idle clock state to active clock state (see the CKP bit) - bit 7 SSEN: Slave Select Enable (Slave mode) bit - $1 = \overline{SSx}$ pin used for Slave mode - $0 = \overline{SSx}$ pin not used for Slave mode, pin controlled by port function. - bit 6 CKP: Clock Polarity Select bit(4) - 1 = Idle state for clock is a high level; active state is a low level - 0 = Idle state for clock is a low level; active state is a high level - Note 1: When using the 1:1 PBCLK divisor, the user's software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: This bit can only be written when the ON bit = 0. - 3: This bit is not used in the Framed SPI mode. The user should program this bit to '0' for the Framed SPI mode (FRMEN = 1). - **4:** When AUDEN = 1, the SPI module functions as if the CKP bit is equal to '1', regardless of the actual value of CKP. ### REGISTER 17-1: SPIXCON: SPI CONTROL REGISTER (CONTINUED) - bit 5 MSTEN: Master Mode Enable bit - 1 = Master mode - 0 = Slave mode - bit 4 DISSDI: Disable SDI bit - 1 = SDI pin is not used by the SPI module (pin is controlled by PORT function) - 0 = SDI pin is controlled by the SPI module - bit 3-2 STXISEL<1:0>: SPI Transmit Buffer Empty Interrupt Mode bits - 11 = Interrupt is generated when the buffer is not full (has one or more empty elements) - 10 = Interrupt is generated when the buffer is empty by one-half or more - 01 = Interrupt is generated when the buffer is completely empty - 00 = Interrupt is generated when the last transfer is shifted out of SPISR and transmit operations are complete - bit 1-0 SRXISEL<1:0>: SPI Receive Buffer Full Interrupt Mode bits - 11 = Interrupt is generated when the buffer is full - 10 = Interrupt is generated when the buffer is full by one-half or more - 01 = Interrupt is generated when the buffer is not empty - 00 = Interrupt is generated when the last word in the receive buffer is read (i.e., buffer is empty) - **Note 1:** When using the 1:1 PBCLK divisor, the user's software should not read or write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: This bit can only be written when the ON bit = 0. - 3: This bit is not used in the Framed SPI mode. The user should program this bit to '0' for the Framed SPI mode (FRMEN = 1). - **4:** When AUDEN = 1, the SPI module functions as if the CKP bit is equal to '1', regardless of the actual value of CKP. ### REGISTER 17-2: SPIXCON2: SPI CONTROL REGISTER 2 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |----------------------------|-------------------|-------------------|-------------------|-------------------|--------------------------|-------------------|------------------|-------------------------| | 31:24 | U-0 | 31.24 | _ | - | - | _ | _ | | | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | _ | _ | _ | _ | | 15:8 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 15.6 | SPISGNEXT | _ | _ | FRMERREN | SPIROVEN | SPITUREN | IGNROV | IGNTUR | | 7:0 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | | 7:0 AUDEN <sup>(1)</sup> – | | _ | 1 | _ | AUDMONO <sup>(1,2)</sup> | 1 | AUDMOD | )<1:0> <sup>(1,2)</sup> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 SPISGNEXT: Sign Extend Read Data from the RX FIFO bit 1 = Data from RX FIFO is sign extended 0 = Data from RX FIFO is not sign extended bit 14-13 Unimplemented: Read as '0' bit 12 FRMERREN: Enable Interrupt Events via FRMERR bit 1 = Frame Error overflow generates error events 0 = Frame Error does not generate error events bit 11 SPIROVEN: Enable Interrupt Events via SPIROV bit 1 = Receive overflow generates error events 0 = Receive overflow does not generate error events bit 10 SPITUREN: Enable Interrupt Events via SPITUR bit 1 = Transmit underrun generates error events 0 = Transmit underrun does not generate error events bit 9 IGNROV: Ignore Receive Overflow bit (for Audio Data Transmissions) 1 = A ROV is not a critical error; during ROV data in the FIFO is not overwritten by receive data 0 = A ROV is a critical error that stops SPI operation bit 8 IGNTUR: Ignore Transmit Underrun bit (for Audio Data Transmissions) 1 = A TUR is not a critical error and zeros are transmitted until the SPIxTXB is not empty 0 = A TUR is a critical error that stops SPI operation bit 7 AUDEN: Enable Audio CODEC Support bit(1) 1 = Audio protocol enabled 0 = Audio protocol disabled bit 6-5 Unimplemented: Read as '0' bit 3 AUDMONO: Transmit Audio Data Format bit (1,2) 1 = Audio data is mono (Each data word is transmitted on both left and right channels) 0 = Audio data is stereo bit 2 Unimplemented: Read as '0' bit 1-0 AUDMOD<1:0>: Audio Protocol Mode bit(1,2) 11 = PCM/DSP mode 10 = Right-Justified mode 01 = Left-Justified mode $00 = I^2S \text{ mode}$ **Note 1:** This bit can only be written when the ON bit = 0. 2: This bit is only valid for AUDEN = 1. #### REGISTER 17-3: SPIXSTAT: SPI STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | R-0 | R-0 | | 31:24 | | _ | _ | | R) | XBUFELM<4: | 0> | | | 00.46 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | R-0 | R-0 | | 23:16 | _ | _ | _ | | T | (BUFELM<4:0 | )> | | | 45.0 | U-0 | U-0 | U-0 | R/C-0, HS | R-0 | U-0 | U-0 | R-0 | | 15:8 | _ | _ | _ | FRMERR | SPIBUSY | _ | _ | SPITUR | | 7.0 | R-0 | R/W-0 | R-0 | U-0 | R-1 | U-0 | R-0 | R-0 | | 7:0 | SRMT | SPIROV | SPIRBE | _ | SPITBE | _ | SPITBF | SPIRBF | Legend:C = Clearable bitHS = Set in hardwareR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown bit 31-29 Unimplemented: Read as '0' bit 28-24 RXBUFELM<4:0>: Receive Buffer Element Count bits (valid only when ENHBUF = 1) bit 23-21 Unimplemented: Read as '0' bit 20-16 **TXBUFELM<4:0>:** Transmit Buffer Element Count bits (valid only when ENHBUF = 1) bit 15-13 Unimplemented: Read as '0' bit 12 FRMERR: SPI Frame Error status bit 1 = Frame error detected 0 = No Frame error detected This bit is only valid when FRMEN = 1. bit 11 SPIBUSY: SPI Activity Status bit 1 = SPI peripheral is currently busy with some transactions 0 = SPI peripheral is currently idle bit 10-9 Unimplemented: Read as '0' bit 8 SPITUR: Transmit Under Run bit 1 = Transmit buffer has encountered an underrun condition 0 = Transmit buffer has no underrun condition This bit is only valid in Framed Sync mode; the underrun condition must be cleared by disabling (ON bit = 0) and re-enabling (ON bit = 1) the module, or writing a '0' to SPITUR. bit 7 **SRMT:** Shift Register Empty bit (valid only when ENHBUF = 1) 1 = When SPI module shift register is empty 0 = When SPI module shift register is not empty bit 6 SPIROV: Receive Overflow Flag bit 1 = A new data is completely received and discarded. The user software has not read the previous data in the SPIxBUF register. 0 = No overflow has occurred This bit is set in hardware; can bit only be cleared by disabling (ON bit = 0) and re-enabling (ON bit = 1) the module, or by writing a '0' to SPIROV. bit 5 **SPIRBE:** RX FIFO Empty bit (valid only when ENHBUF = 1) 1 = RX FIFO is empty (CRPTR = SWPTR) 0 = RX FIFO is not empty (CRPTR ≠ SWPTR) bit 4 Unimplemented: Read as '0' ### REGISTER 17-3: SPIXSTAT: SPI STATUS REGISTER - bit 3 SPITBE: SPI Transmit Buffer Empty Status bit - 1 = Transmit buffer, SPIxTXB is empty - 0 = Transmit buffer, SPIxTXB is not empty Automatically set in hardware when SPI transfers data from SPIxTXB to SPIxSR. Automatically cleared in hardware when SPIxBUF is written to, loading SPIxTXB. - bit 2 Unimplemented: Read as '0' - bit 1 SPITBF: SPI Transmit Buffer Full Status bit - 1 = Transmit not yet started, SPITXB is full - 0 = Transmit buffer is not full ### Standard Buffer Mode: Automatically set in hardware when the core writes to the SPIBUF location, loading SPITXB. Automatically cleared in hardware when the SPI module transfers data from SPITXB to SPISR. ### Enhanced Buffer Mode: Set when CWPTR + 1 = SRPTR; cleared otherwise - bit 0 SPIRBF: SPI Receive Buffer Full Status bit - 1 = Receive buffer, SPIxRXB is full - 0 = Receive buffer, SPIxRXB is not full #### Standard Buffer Mode: Automatically set in hardware when the SPI module transfers data from SPIxSR to SPIxRXB. Automatically cleared in hardware when SPIxBUF is read from, reading SPIxRXB. #### Enhanced Buffer Mode: Set when SWPTR + 1 = CRPTR; cleared otherwise # 18.0 INTER-INTEGRATED CIRCUIT (I<sup>2</sup>C) Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 24.** "InterIntegrated Circuit (I<sup>2</sup>C)" (DS60001116), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The $I^2C$ module provides complete hardware support for both Slave and Multi-Master modes of the $I^2C$ serial communication standard. Figure 18-1 illustrates the $I^2C$ module block diagram. Each I<sup>2</sup>C module has a 2-pin interface: the SCLx pin is clock and the SDAx pin is data. Each I<sup>2</sup>C module offers the following key features: - I<sup>2</sup>C interface supporting both master and slave operation - I<sup>2</sup>C Slave mode supports 7-bit and 10-bit addressing - I<sup>2</sup>C Master mode supports 7-bit and 10-bit addressing - I<sup>2</sup>C port allows bidirectional transfers between master and slaves - Serial clock synchronization for the I<sup>2</sup>C port can be used as a handshake mechanism to suspend and resume serial transfer (SCLREL control) - I<sup>2</sup>C supports multi-master operation; detects bus collision and arbitrates accordingly - · Provides support for address bit masking I<sup>2</sup>C BLOCK DIAGRAM **FIGURE 18-1:** Internal Data Bus **I2CxRCV** Read SCLx Shift Clock **I2CxRSR** LSB SDAx Address Match Write Match Detect I2CxMSK Read Write **I2CxADD** Read Start and Stop bit Detect Write Start and Stop **I2CxSTAT** bit Generation Control Logic Read Collision Write Detect I2CxCON Acknowledge Read Generation Clock Stretching Write **I2CxTRN** LSB Read Shift Clock Reload Control Write **BRG Down Counter I2CxBRG** Read **PBCLK** 18.1 I2C Control Registers TABLE 18-1: I2C1 AND I2C2 REGISTER MAP | s | PII Reset | 0000 | 1000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 1000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | |------|-------------------------------------|-------|----------|-------|-------------|------------|------------------|--------|-----------------------|--------|--------------------|----------|-------------------|---------|------------------|-------|--------|----------|----------|----------|------------------|---------|-----------------------|-------|------------------------------|---------|-------------------|-----------------------------------------|-----------------------------------------| | | 16/0 | 1 | SEN | I | TBF | 1 | | 1 | | ı | | ı | | 1 | | 1 | SEN | I | TBF | 1 | | J | | I | | I | | I | | | | 17/1 | I | RSEN | ı | RBF | 1 | | 1 | | I | | I | | 1 | | 1 | RSEN | 1 | RBF | 1 | | I | | ı | | ı | | ı | | | | 18/2 | J | PEN | I | R_W | J | | J | | I | | I | | J | | ı | PEN | 1 | $R_{-}W$ | | | I | | ı | | ı | | ı | | | | 19/3 | 1 | RCEN | ı | S | | | | | ı | | ı | Register | | Register | 1 | RCEN | _ | S | | | I | | ı | | ı | Register | ı | Receive Register | | | 20/4 | J | ACKEN | I | Ь | J | Register | J | ısk Register | ı | ster | ı | Transmit Register | J | Receive Register | ı | ACKEN | | Ь | | Address Register | J | ısk Register | ı | ster | ı | Transmit Register | ı | Receive | | | 21/5 | 1 | ACKDT | | P_A | | Address Register | | Address Mask Register | | Generator Register | | | | | 1 | ACKDT | _ | $D_{A}A$ | | Address | I | Address Mask Register | | Baud Rate Generator Register | | | | | | | 22/6 | 1 | STREN | I | 12COV | 1 | | 1 | , | I | Baud Rate Gen | I | | 1 | | ı | STREN | 1 | I2COV | | | I | , | ı | d Rate Gen | ı | | ı | | | Bits | 23/7 | 1 | GCEN | I | IWCOL | 1 | | 1 | | I | Bau | I | | 1 | | ı | GCEN | 1 | IWCOL | | | I | | ı | Bau | ı | | ı | | | Bi | 24/8 | I | SMEN | ı | ADD10 | ı | | ı | | ı | | ı | _ | ı | _ | ı | SMEN | | ADD10 | | | ı | | ı | | ı | _ | ı | 1 | | | 25/9 | ı | DISSLW | ı | GCSTAT | - | | - | | ı | | ı | - | - | - | ı | DISSLW | | GCSTAT | | | I | | ı | | ı | - | ı | 1 | | | 26/10 | 1 | A10M | I | BCL | 1 | - | 1 | 1 | ı | | ı | 1 | 1 | 1 | 1 | A10M | 1 | BCL | | - | I | - | ı | | ı | 1 | ı | 1 | | | 27/11 | I | STRICT | ı | - | 1 | 1 | 1 | ı | I | | I | 1 | 1 | 1 | 1 | STRICT | 1 | 1 | 1 | I | I | I | ı | | ı | 1 | ı | 1 | | | 28/12 | ı | SCLREL | ı | _ | ı | ı | ı | ı | ı | 1 | ı | ı | ı | ı | ı | SCLREL | _ | _ | | _ | I | - | ı | _ | ı | ı | ı | 1 | | | 29/13 | 1 | SIDL | ı | _ | | | | ı | ı | ı | ı | | | | 1 | SIDL | _ | _ | | _ | I | - | ı | _ | ı | | ı | 1 | | | 30/14 | 1 | - | | TRSTAT | | | | | _ | _ | _ | | | | 1 | 1 | _ | TRSTAT | | I | I | I | | _ | | | | 1 | | | 31/15 | I | NO | I | ACKSTAT | I | I | I | I | I | I | I | I | I | I | I | NO | | ACKSTAT | | Ι | | I | I | | I | I | I | I | | ē | Bit Range | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | | | Pegister<br><sup>(1)</sup><br>ਅਫ਼me | _ | 12C 1CON | | IZC IS IA I | ממייים ביו | טטאוטאו | DOWNER | 2010 | 000000 | פאם | INCATION | 15011111 | 1004001 | 120 INOV | | 122201 | TATOCOCI | 141 C777 | חחאניינו | טטהאטאו | 7074000 | ISCZINION | Jacob | פאפצטצו | MOTCOCI | 1202 I RIV | /\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | V U Z U Z U Z U Z U Z U Z U Z U Z U Z U | | ssə | Virtual Addr<br>(#_0878) | 200 | nnne | 0,00 | 0100 | 0000 | 2050 | 5030 | 3 | 9 | 5 | 0404 | 200 | 0903 | 2000 | 7 | 200 | 077 | 2 | 5120 | 2 5 | 00,70 | 0010 | E140 | 2 | 740 | 00.00 | 6160 | 0016 | All registers in this table except I2CxRCV have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: Note 1: © 2011-2019 Microchip Technology Inc. ### REGISTER 18-1: I2CxCON: I<sup>2</sup>C CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | _ | _ | - | | 22.46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | R/W-1, HC | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | SCLREL | STRICT | A10M | DISSLW | SMEN | | 7.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0, HC | R/W-0, HC | R/W-0, HC | R/W-0, HC | R/W-0, HC | | 7:0 | GCEN | STREN | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN | **Legend:** HC = Cleared in Hardware R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown ### bit 31-16 Unimplemented: Read as '0' bit 15 ON: I<sup>2</sup>C Enable bit<sup>(1)</sup> 1 = Enables the I<sup>2</sup>C module and configures the SDA and SCL pins as serial port pins $0 = \text{Disables the } 1^2\text{C} \text{ module; all } 1^2\text{C} \text{ pins are controlled by PORT functions}$ bit 14 **Unimplemented:** Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Discontinue module operation when the device enters Idle mode 0 = Continue module operation when the device enters Idle mode bit 12 **SCLREL:** SCLx Release Control bit (when operating as I<sup>2</sup>C slave) 1 = Release SCLx clock 0 = Hold SCLx clock low (clock stretch) #### If STREN = 1: Bit is R/W (i.e., software can write '0' to initiate stretch and write '1' to release clock). Hardware clear at beginning of slave transmission. Hardware clear at end of slave reception. #### If STREN = 0 Bit is R/S (i.e., software can only write '1' to release clock). Hardware clear at beginning of slave transmission - bit 11 STRICT: Strict I<sup>2</sup>C Reserved Address Rule Enable bit - 1 = Strict reserved addressing is enforced. Device does not respond to reserved address space or generate addresses in reserved address space. - 0 = Strict I<sup>2</sup>C Reserved Address Rule not enabled - bit 10 A10M: 10-bit Slave Address bit - 1 = I2CxADD is a 10-bit slave address - 0 = I2CxADD is a 7-bit slave address - bit 9 DISSLW: Disable Slew Rate Control bit - 1 = Slew rate control disabled - 0 = Slew rate control enabled - bit 8 SMEN: SMBus Input Levels bit - 1 = Enable I/O pin thresholds compliant with SMBus specification - 0 = Disable SMBus input thresholds - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. ### REGISTER 18-1: I2CxCON: I<sup>2</sup>C CONTROL REGISTER (CONTINUED) - bit 7 GCEN: General Call Enable bit (when operating as I<sup>2</sup>C slave) - 1 = Enable interrupt when a general call address is received in the I2CxRSR (module is enabled for reception) - 0 = General call address is disabled - bit 6 STREN: SCLx Clock Stretch Enable bit (when operating as I<sup>2</sup>C slave) Used in conjunction with SCLREL bit. - 1 = Enable software or receive clock stretching - 0 = Disable software or receive clock stretching - bit 5 ACKDT: Acknowledge Data bit (when operating as I<sup>2</sup>C master, applicable during master receive) Value that is transmitted when the software initiates an Acknowledge sequence. - 1 = Send a NACK during an Acknowledge sequence - 0 = Send an ACK during an Acknowledge sequence - bit 4 ACKEN: Acknowledge Sequence Enable bit (when operating as I<sup>2</sup>C master, applicable during master receive) - 1 = Initiate Acknowledge sequence on SDAx and SCLx pins and transmit ACKDT data bit. Hardware clear at end of master Acknowledge sequence. - 0 = Acknowledge sequence not in progress - bit 3 RCEN: Receive Enable bit (when operating as I<sup>2</sup>C master) - 1 = Enables Receive mode for $1^2$ C. Hardware clear at end of eighth bit of master receive data byte. - 0 = Receive sequence not in progress - bit 2 **PEN:** Stop Condition Enable bit (when operating as I<sup>2</sup>C master) - 1 = Initiate Stop condition on SDAx and SCLx pins. Hardware clear at end of master Stop sequence. - 0 = Stop condition not in progress - bit 1 RSEN: Repeated Start Condition Enable bit (when operating as I<sup>2</sup>C master) - 1 = Initiate Repeated Start condition on SDAx and SCLx pins. Hardware clear at end of master Repeated Start sequence. - 0 = Repeated Start condition not in progress - bit 0 **SEN:** Start Condition Enable bit (when operating as I<sup>2</sup>C master) - 1 = Initiate Start condition on SDAx and SCLx pins. Hardware clear at end of master Start sequence. - 0 = Start condition not in progress - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. ### REGISTER 18-2: 12CxSTAT: 1<sup>2</sup>C STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | - | - | _ | - | 1 | | 00.46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R-0, HSC | R-0, HSC | U-0 | U-0 | U-0 | R/C-0, HS | R-0, HSC | R-0, HSC | | 15:8 | ACKSTAT | TRSTAT | _ | - | | BCL | GCSTAT | ADD10 | | 7.0 | R/C-0, HS | R/C-0, HS | R-0, HSC | R/C-0, HSC | R/C-0, HSC | R-0, HSC | R-0, HSC | R-0, HSC | | 7:0 | IWCOL | I2COV | D_A | Р | S | R_W | RBF | TBF | Legend:HS = Set in hardwareHSC = Hardware set/clearedR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedC = Clearable bit #### bit 31-16 Unimplemented: Read as '0' bit 15 ACKSTAT: Acknowledge Status bit (when operating as I<sup>2</sup>C master, applicable to master transmit operation) - 1 = Acknowledge was not received from slave - 0 = Acknowledge was received from slave Hardware set or clear at end of slave Acknowledge. bit 14 TRSTAT: Transmit Status bit (when operating as I<sup>2</sup>C master, applicable to master transmit operation) - 1 = Master transmit is in progress (8 bits + ACK) - 0 = Master transmit is not in progress Hardware set at beginning of master transmission. Hardware clear at end of slave Acknowledge. ### bit 13-11 Unimplemented: Read as '0' bit 10 BCL: Master Bus Collision Detect bit - 1 = A bus collision has been detected during a master operation - 0 = No collision Hardware set at detection of bus collision. This condition can only be cleared by disabling (ON bit = 0) and re-enabling (ON bit = 1) the module. - bit 9 GCSTAT: General Call Status bit - 1 = General call address was received - 0 = General call address was not received Hardware set when address matches general call address. Hardware clear at Stop detection. - bit 8 ADD10: 10-bit Address Status bit - 1 = 10-bit address was matched - 0 = 10-bit address was not matched Hardware set at match of 2nd byte of matched 10-bit address. Hardware clear at Stop detection. - bit 7 IWCOL: Write Collision Detect bit - 1 = An attempt to write the I2CxTRN register failed because the I<sup>2</sup>C module is busy - 0 = No collision Hardware set at occurrence of write to I2CxTRN while busy (cleared by software). - bit 6 I2COV: Receive Overflow Flag bit - 1 = A byte was received while the I2CxRCV register is still holding the previous byte - 0 = No overflow Hardware set at attempt to transfer I2CxRSR to I2CxRCV (cleared by software). - bit 5 **D\_A:** Data/Address bit (when operating as I<sup>2</sup>C slave) - 1 = Indicates that the last byte received was data - 0 = Indicates that the last byte received was device address Hardware clear at device address match. Hardware set by reception of slave byte. ### REGISTER 18-2: I2CXSTAT: I<sup>2</sup>C STATUS REGISTER (CONTINUED) - bit 4 P: Stop bit - 1 = Indicates that a Stop bit has been detected last - 0 = Stop bit was not detected last Hardware set or clear when Start, Repeated Start or Stop detected. - bit 3 S: Start bit - 1 = Indicates that a Start (or Repeated Start) bit has been detected last - 0 = Start bit was not detected last Hardware set or clear when Start, Repeated Start or Stop detected. - bit 2 **R\_W:** Read/Write Information bit (when operating as I<sup>2</sup>C slave) - 1 = Read indicates data transfer is output from slave - 0 = Write indicates data transfer is input to slave Hardware set or clear after reception of I<sup>2</sup>C device address byte. - bit 1 RBF: Receive Buffer Full Status bit - 1 = Receive complete, I2CxRCV is full - 0 = Receive not complete, I2CxRCV is empty Hardware set when I2CxRCV is written with received byte. Hardware clear when software reads I2CxRCV. - bit 0 TBF: Transmit Buffer Full Status bit - 1 = Transmit in progress, I2CxTRN is full - 0 = Transmit complete, I2CxTRN is empty Hardware set when software writes I2CxTRN. Hardware clear at completion of data transmission. | NOTES: | | | | |--------|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # 19.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART) Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 21. "Universal Asynchronous Receiver Transmitter (UART)" (DS60001107), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). The UART module is one of the serial I/O modules available in PIC32MX1XX/2XX 28/36/44-pin Family devices. The UART is a full-duplex, asynchronous communication channel that communicates with peripheral devices and personal computers through protocols, such as RS-232, RS-485, LIN, and IrDA®. The UART module also supports the hardware flow control option, with UxCTS and UxRTS pins, and also includes an IrDA encoder and decoder. Key features of the UART module include: - Full-duplex, 8-bit or 9-bit data transmission - Even, Odd or No Parity options (for 8-bit data) - · One or two Stop bits - · Hardware auto-baud feature - · Hardware flow control option - Fully integrated Baud Rate Generator (BRG) with 16-bit prescaler - Baud rates ranging from 38 bps to 12.5 Mbps at 50 MHz - 8-level deep First In First Out (FIFO) transmit data buffer - 8-level deep FIFO receive data buffer - Parity, framing and buffer overrun error detection - Support for interrupt-only on address detect (9th bit = 1) - · Separate transmit and receive interrupts - · Loopback mode for diagnostic support - LIN protocol support - IrDA encoder and decoder with 16x baud clock output for external IrDA encoder/decoder support Figure 19-1 illustrates a simplified block diagram of the UART module. FIGURE 19-1: UART SIMPLIFIED BLOCK DIAGRAM 19.1 UART Control Registers TABLE 19-1: UART1 AND UART2 REGISTER MAP | s | JəsəЯ IIA | 0000 | 0000 | 0000 | 0110 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0110 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | |-----------------------------|--------------------|-------|------------|-----------|--------------|----------|-------------------|-------|------------------|------------|-------------------------------|-------|------------|-----------|--------------|---------|-------------------|-------|------------------|----------|-------------------------------| | | 16/0 | 1 | STSEL | | URXDA | ı | | ı | | ı | | I | STSEL | | URXDA | ı | | ı | | 1 | | | | 17/1 | 1 | PDSEL<1:0> | | OERR | 1 | | - | | - | | I | PDSEL<1:0> | | OERR | 1 | | 1 | | 1 | | | | 18/2 | 1 | IBSQd | | FERR | - | | 1 | | 1 | | | IBSQd | | FERR | - | | - | | I | | | | 19/3 | I | BRGH | <0:2> | PERR | - | ster | - | ter | - | | I | BRGH | <0:2> | PERR | - | ster | - | ter | | | | | 20/4 | I | RXINV | ADDR<7:0> | RIDLE | I | Transmit Register | ı | Receive Register | ı | | I | RXINV | ADDR<7:0> | RIDLE | I | Transmit Register | I | Receive Register | | | | | 21/5 | ı | ABAUD | | ADDEN | I | Tra | _ | Re | _ | | I | ABAUD | | ADDEN | I | Tra | I | Re | | | | | 22/6 | 1 | LPBACK | | URXISEL<1:0> | I | | I | | I | caler | ı | LPBACK | | URXISEL<1:0> | 1 | | 1 | | 1 | caler | | Bits | 23/7 | I | WAKE | | URXISE | I | | ı | | ı | erator Pres | I | WAKE | | URXISE | I | | I | | ļ | erator Pres | | Bi | 24/8 | I | :1:0> | ADM_EN | TRMT | | | - | | - | Baud Rate Generator Prescaler | I | :1:0> | ADM_EN | TRMT | | | | | | Baud Rate Generator Prescaler | | | 25/9 | I | UEN<1:0> | _ | UTXBF | - | _ | ı | ı | ı | Bauc | ı | UEN<1:0> | ı | UTXBF | - | _ | - | _ | | Bauc | | | 26/10 | ı | - | I | UTXEN | I | I | I | ı | I | | ı | _ | ı | UTXEN | I | I | I | I | 1 | | | | 27/11 | I | RTSMD | I | UTXBRK | I | I | - | I | - | | I | RTSMD | I | UTXBRK | I | I | I | I | 1 | | | | 28/12 | ı | IREN | 1 | NEXEN | 1 | 1 | ı | I | ı | | I | IREN | I | NEXEN | 1 | 1 | 1 | 1 | 1 | | | | 29/13 | ı | SIDL | 1 | UTXINV | 1 | 1 | I | I | I | | I | SIDL | I | VNIXTO | 1 | 1 | 1 | 1 | I | | | | 30/14 | 1 1 | | 1 | UTXISEL<1:0> | 1 | 1 | I | ı | I | | ı | - | ı | UTXISEL<1:0> | 1 | 1 | 1 | 1 | 1 | | | | 31/15 | - NO | | 1 | ALXISE | 1 | 1 | ı | I | ı | | I | NO | I | OTXISE | 1 | 1 | 1 | 1 | 1 | | | ə | Bit Rang | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | | | Register<br>อัการM | 31:16 | UINIODE | 114CTA(1) | 01317 | LINTVDEC | UINNEG | HOVDE | OINANE | (1)2007(1) | טופוס י | 31:16 | UZINIODE | (1)0TA(1) | 023 IA | INTYDEC | UZ I AINEG | Davec | OZRANEG | (1)20201 | 2020 | | Virtual Address<br>(#_0878) | | 0 | 0000 | 6010 | 2 | 0000 | 0200 | 0000 | 3 | 070 | 2 | 0003 | 0200 | 010 | 01.70 | 6220 | 0220 | 6720 | 0520 | 6240 | 7+70 | This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: Legend: ### REGISTER 19-1: UxMODE: UARTx MODE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.04 | U-0 | 31:24 | | _ | _ | _ | _ | _ | _ | _ | | 00.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | IREN | RTSMD | _ | UEN | <1:0> | | 7.0 | R/W-0 | 7:0 | WAKE | LPBACK | ABAUD | RXINV | BRGH | PDSEL | <1:0> | STSEL | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-16 Unimplemented: Read as '0' bit 15 ON: UARTx Enable bit(1) - 1 = UARTx is enabled. UARTx pins are controlled by UARTx as defined by the UEN<1:0> and UTXEN control bits. - 0 = UARTx is disabled. All UARTx pins are controlled by corresponding bits in the PORTx, TRISx and LATx registers; UARTx power consumption is minimal. - bit 14 Unimplemented: Read as '0' - bit 13 SIDL: Stop in Idle Mode bit - 1 = Discontinue module operation when the device enters Idle mode - 0 = Continue module operation when the device enters Idle mode - bit 12 IREN: IrDA Encoder and Decoder Enable bit - 1 = IrDA is enabled - 0 = IrDA is disabled - bit 11 RTSMD: Mode Selection for UxRTS Pin bit - $1 = \overline{\text{UxRTS}}$ pin is in Simplex mode - 0 = UxRTS pin is in Flow Control mode - bit 10 Unimplemented: Read as '0' - bit 9-8 UEN<1:0>: UARTx Enable bits - 11 = UxTX, UxRX and UxBCLK pins are enabled and used; UxCTS pin is controlled by corresponding bits in the PORTx register - 10 = UxTX, UxRX, $\overline{\text{UxCTS}}$ and $\overline{\text{UxRTS}}$ pins are enabled and used - 01 = UxTX, UxRX and $\overline{\text{UxRTS}}$ pins are enabled and used; $\overline{\text{UxCTS}}$ pin is controlled by corresponding bits in the PORTx register - 00 = UxTX and UxRX pins are enabled and used; UxCTS and UxRTS/UxBCLK pins are controlled by corresponding bits in the PORTx register - bit 7 WAKE: Enable Wake-up on Start bit Detect During Sleep Mode bit - 1 = Wake-up enabled - 0 = Wake-up disabled - bit 6 LPBACK: UARTx Loopback Mode Select bit - 1 = Loopback mode is enabled - 0 = Loopback mode is disabled - **Note 1:** When using 1:1 PBCLK divisor, the user software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. ### REGISTER 19-1: UxMODE: UARTx MODE REGISTER (CONTINUED) - bit 5 ABAUD: Auto-Baud Enable bit - 1 = Enable baud rate measurement on the next character requires reception of Sync character (0x55); cleared by hardware upon completion - 0 = Baud rate measurement disabled or completed - bit 4 RXINV: Receive Polarity Inversion bit - 1 = UxRX Idle state is '0' - 0 = UxRX Idle state is '1' - bit 3 BRGH: High Baud Rate Enable bit - 1 = High-Speed mode 4x baud clock enabled - 0 = Standard Speed mode 16x baud clock enabled - bit 2-1 PDSEL<1:0>: Parity and Data Selection bits - 11 = 9-bit data, no parity - 10 = 8-bit data, odd parity - 01 = 8-bit data, even parity - 00 = 8-bit data, no parity - bit 0 STSEL: Stop Selection bit - 1 = 2 Stop bits - 0 = 1 Stop bit - **Note 1:** When using 1:1 PBCLK divisor, the user software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. #### REGISTER 19-2: UxSTA: UARTX STATUS AND CONTROL REGISTER | Bit<br>Range | Bit Bit 31/23/15/7 30/22/14/6 | | Bit<br>29/21/13/5 | | | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | |--------------|-------------------------------|--------|-------------------|-------|--------|-------------------|------------------|------------------|--|--|--|--| | 24.04 | U-0 R/W-0 | | | | | | 31:24 | _ | | _ | _ | _ | _ | _ | ADM_EN | | | | | | 22:16 | R/W-0 | | | | | 23:16 | ADDR<7:0> | | | | | | | | | | | | | 45.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-1 | | | | | | 15:8 | UTXISE | L<1:0> | UTXINV | URXEN | UTXBRK | UTXEN | UTXBF | TRMT | | | | | | 7.0 | R/W-0 | R/W-0 | R/W-0 | R-1 | R-0 | R-0 | R/W-0 | R-0 | | | | | | 7:0 | URXISE | L<1:0> | ADDEN | RIDLE | PERR | FERR | OERR | URXDA | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-25 Unimplemented: Read as '0' bit 24 ADM EN: Automatic Address Detect Mode Enable bit - 1 = Automatic Address Detect mode is enabled - 0 = Automatic Address Detect mode is disabled - bit 23-16 ADDR<7:0>: Automatic Address Mask bits When the ADM\_EN bit is '1', this value defines the address character to use for automatic address detection. bit 15-14 UTXISEL<1:0>: TX Interrupt Mode Selection bits - 11 = Reserved, do not use - 10 = Interrupt is generated and asserted while the transmit buffer is empty - 01 = Interrupt is generated and asserted when all characters have been transmitted - 00 = Interrupt is generated and asserted while the transmit buffer contains at least one empty space - bit 13 UTXINV: Transmit Polarity Inversion bit ### If IrDA mode is disabled (i.e., IREN (UxMODE<12>) is '0'): - 1 = UxTX Idle state is '0' - 0 = UxTX Idle state is '1' ### If IrDA mode is enabled (i.e., IREN (UxMODE<12>) is '1'): - 1 = IrDA encoded UxTX Idle state is '1' - 0 = IrDA encoded UxTX Idle state is '0' - bit 12 URXEN: Receiver Enable bit - 1 = UARTx receiver is enabled. UxRX pin is controlled by UARTx (if ON = 1) - 0 = UARTx receiver is disabled. UxRX pin is ignored by the UARTx module. UxRX pin is controlled by port. - bit 11 UTXBRK: Transmit Break bit - 1 = Send Break on next transmission. Start bit followed by twelve '0' bits, followed by Stop bit; cleared by hardware upon completion - 0 = Break transmission is disabled or completed - bit 10 UTXEN: Transmit Enable bit - 1 = UARTx transmitter is enabled. UxTX pin is controlled by UARTx (if ON = 1). - 0 = UARTx transmitter is disabled. Any pending transmission is aborted and buffer is reset. UxTX pin is controlled by port. - bit 9 UTXBF: Transmit Buffer Full Status bit (read-only) - 1 = Transmit buffer is full - 0 = Transmit buffer is not full, at least one more character can be written - bit 8 TRMT: Transmit Shift Register is Empty bit (read-only) - 1 = Transmit shift register is empty and transmit buffer is empty (the last transmission has completed) - 0 = Transmit shift register is not empty, a transmission is in progress or queued in the transmit buffer ### REGISTER 19-2: UXSTA: UARTX STATUS AND CONTROL REGISTER (CONTINUED) - bit 7-6 URXISEL<1:0>: Receive Interrupt Mode Selection bit - 11 = Reserved; do not use - 10 = Interrupt flag bit is asserted while receive buffer is 3/4 or more full (i.e., has 6 or more data characters) - 01 = Interrupt flag bit is asserted while receive buffer is 1/2 or more full (i.e., has 4 or more data characters) - 00 = Interrupt flag bit is asserted while receive buffer is not empty (i.e., has at least 1 data character) - bit 5 ADDEN: Address Character Detect bit (bit 8 of received data = 1) - 1 = Address Detect mode is enabled. If 9-bit mode is not selected, this control bit has no effect. - 0 = Address Detect mode is disabled - bit 4 RIDLE: Receiver Idle bit (read-only) - 1 = Receiver is Idle - 0 = Data is being received - bit 3 PERR: Parity Error Status bit (read-only) - 1 = Parity error has been detected for the current character - 0 = Parity error has not been detected - bit 2 **FERR:** Framing Error Status bit (read-only) - 1 = Framing error has been detected for the current character - 0 = Framing error has not been detected - bit 1 OERR: Receive Buffer Overrun Error Status bit. This bit is set in hardware and can only be cleared (= 0) in software. Clearing a previously set OERR bit resets the receiver buffer and the RSR to an empty state. - 1 = Receive buffer has overflowed - 0 = Receive buffer has not overflowed - bit 0 **URXDA:** Receive Buffer Data Available bit (read-only) - 1 = Receive buffer has data, at least one more character can be read - 0 = Receive buffer is empty Figure 19-2 and Figure 19-3 illustrate typical receive and transmit timing for the UART module. ### FIGURE 19-3: TRANSMISSION (8-BIT OR 9-BIT DATA) | NOTES: | <br> | <br> | | |--------|------|------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # 20.0 PARALLEL MASTER PORT (PMP) Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 13. "Parallel Master Port (PMP)"** (DS60001128), which is available from the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The PMP is a parallel 8-bit input/output module specifically designed to communicate with a wide variety of parallel devices, such as communications peripherals, LCDs, external memory devices and microcontrollers. Because the interface to parallel peripherals varies significantly, the PMP module is highly configurable. Key features of the PMP module include: - · Fully multiplexed address/data mode - Demultiplexed or partially multiplexed address/ data mode - up to 11 address lines with single Chip Select - up to 12 address lines without Chip Select - · One Chip Select line - Programmable strobe options - Individual read and write strobes or; - Read/write strobe with enable strobe - · Address auto-increment/auto-decrement - · Programmable address/data multiplexing - · Programmable polarity on control signals - · Legacy parallel slave port support - Enhanced parallel slave support - Address support - 4-byte deep auto-incrementing buffer - Programmable Wait states - · Selectable input voltage levels Figure 20-1 illustrates the PMP module block diagram. FIGURE 20-1: PMP MODULE PINOUT AND CONNECTIONS TO EXTERNAL DEVICES 20.1 PMP Control Registers PARALLEL MASTER PORT REGISTER MAP **TABLE 20-1**: | s | Flagarian All Reset | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 008F | |------|---------------------------------|---------|----------|-------|------------|-------|---------------|---------------|---------------|-------|------------|--------|----------| | | 16/0 | ı | RDSP | ı | | ı | | | | ı | | ı | OBOE | | | 17/1 | ı | WRSP | ı | WAITE<1:0> | ı | | | | ı | | ı | OB1E | | | 18/2 | 1 | - | ı | | ı | | | | ı | | ı | OB2E | | - | 19/3 | ı | CS1P | - | 1<3:0> | - | | | | - | | - | OB3E | | | 20/4 | 1 | 1 | I | WAITM<3:0> | I | ٨ | | | I | | I | | | | 21/5 | ı | ATP | _ | | _ | ADDR<10:0> | | | _ | PTEN<10:0> | _ | 1 | | | 22/6 | ı | <1:0> | - | 3<1:0> | - | A | | | - | | - | OBUF | | Bits | 23/7 | ı | CSF<1:0> | I | WAITB<1:0> | I | | DATAOUT<31:0> | DATAIN<31:0> | I | | I | OBE | | | 24/8 | ı | PTRDEN | - | MODE<1:0> | - | | | DATAIN | - | | - | IB0F | | | 25/9 | ı | PTWREN | ı | MODE | ı | | | | ı | | ı | IB1F | | | 26/10 | ı | DMPTTL | _ | | _ | | | | _ | | _ | IB2F | | | 27/11 | ı | JX<1:0> | - | <1:0> | - | _ | | | - | _ | - | IB3F IB2 | | | 28/12 | 1 | ADRML | _ | MONI | _ | — | | | _ | _ | _ | 1 | | | 29/13 | 1 | TOIS | ı | IRQM<1:0> | ı | _ | | | ı | I | ı | 1 | | | 30/14 | ı | I | I | IRQIV | I | CS1<br>ADDR14 | | | I | PTEN14 | I | IBOV | | | 31/15 | 31:16 — | NO | ı | BUSY | ı | _ | | | ı | I | ı | IBF | | ē | Bit Range | | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16<br>15:0 | 31:16<br>15:0 | 31:16 | 15:0 | 31:16 | 15:0 | | | Register<br>Name <sup>(1)</sup> | | 200 | | | | PMADDR | PMDOUT | PMDIN | 1410 | LINALIN | TATOMA | TIMO IA | | ssə | Virtual Addr<br>(#_0878) | 2000 | 3 | 7010 | 2 | | 7020 | 7030 | 7040 | 7070 | nen/ | 2060 | 0007 | All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. x = unknown value on Reset; — = unimplemented, read as 'o'. Reset values are shown in hexadecimal. Legend: Note 1: ### REGISTER 20-1: PMCON: PARALLEL PORT CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|---------------------|--------------------|-------------------|---------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | 1 | _ | | 00:40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | - | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | ADRMU | JX<1:0> | PMPTTL | PTWREN | PTRDEN | | 7.0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | | 7:0 | CSF< | 1:0> <sup>(2)</sup> | ALP <sup>(2)</sup> | _ | CS1P <sup>(2)</sup> | _ | WRSP | RDSP | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ON: Parallel Master Port Enable bit (1) 1 = PMP enabled 0 = PMP disabled, no off-chip access performed bit 14 **Unimplemented:** Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Discontinue module operation when the device enters Idle mode 0 = Continue module operation when the device enters Idle mode bit 12-11 ADRMUX<1:0>: Address/Data Multiplexing Selection bits 11 = Lower 8 bits of address are multiplexed on PMD<7:0> pins; upper 8 bits are not used 10 = All 16 bits of address are multiplexed on PMD<7:0> pins 01 = Lower 8 bits of address are multiplexed on PMD<7:0> pins, upper bits are on PMA<10:8> and PMA<14> 00 = Address and data appear on separate pins bit 10 PMPTTL: PMP Module TTL Input Buffer Select bit 1 = PMP module uses TTL input buffers 0 = PMP module uses Schmitt Trigger input buffer bit 9 PTWREN: Write Enable Strobe Port Enable bit 1 = PMWR/PMENB port enabled 0 = PMWR/PMENB port disabled bit 8 PTRDEN: Read/Write Strobe Port Enable bit 1 = PMRD/PMWR port enabled 0 = PMRD/PMWR port disabled bit 7-6 CSF<1:0>: Chip Select Function bits<sup>(2)</sup> 11 = Reserved 10 = PMCS1 functions as Chip Select 01 = PMCS1 functions as PMA<14> 00 = PMCS1 functions as PMA<14> bit 5 ALP: Address Latch Polarity bit<sup>(2)</sup> 1 = Active-high (PMALL and PMALH) 0 = Active-low (PMALL and PMALH) **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON control bit. 2: These bits have no effect when their corresponding pins are used as address lines. ### REGISTER 20-1: PMCON: PARALLEL PORT CONTROL REGISTER (CONTINUED) - bit 4 Unimplemented: Read as '0' - bit 3 CS1P: Chip Select 0 Polarity bit<sup>(2)</sup> - 1 = Active-high (PMCS1) 0 = Active-low (PMCS1) - bit 2 Unimplemented: Read as '0' - bit 1 WRSP: Write Strobe Polarity bit For Slave Modes and Master mode 2 (MODE<1:0> = 00,01,10): - 1 = Write strobe active-high (PMWR) - 0 = Write strobe active-low (PMWR) For Master mode 1 (MODE<1:0> = 11): - 1 = Enable strobe active-high (PMENB) - 0 = Enable strobe active-low (PMENB) - bit 0 RDSP: Read Strobe Polarity bit For Slave modes and Master mode 2 (MODE<1:0> = 00,01,10): - 1 = Read Strobe active-high (PMRD) - 0 = Read Strobe active-low (PMRD) For Master mode 1 (MODE<1:0> = 11): - 1 = Read/write strobe active-high (PMRD/PMWR) - 0 = Read/write strobe active-low (PMRD/PMWR) **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON control bit. 2: These bits have no effect when their corresponding pins are used as address lines. ### REGISTER 20-2: PMMODE: PARALLEL PORT MODE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|----------------------|-------------------|-------------------|----------------------|-------------------|------------------|----------------------| | 31:24 | U-0 | | _ | _ | _ | _ | _ | _ | _ | _ | | 00:40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | | 15:8 | BUSY | IRQM | <1:0> | INCM | <1:0> | _ | MODE | E<1:0> | | 7.0 | R/W-0 | 7:0 | WAITB | <1:0> <sup>(1)</sup> | | WAITM | <3:0> <sup>(1)</sup> | | WAITE | <1:0> <sup>(1)</sup> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **BUSY:** Busy bit (Master mode only) 1 = Port is busy 0 = Port is not busy bit 14-13 IRQM<1:0>: Interrupt Request Mode bits (3) 11 = Reserved, do not use 10 = Interrupt generated when Read Buffer 3 is read or Write Buffer 3 is written (Buffered PSP mode) or on a read or write operation when PMA<1:0> =11 (Addressable Slave mode only) 01 = Interrupt generated at the end of the read/write cycle 00 = No Interrupt generated bit 12-11 INCM<1:0>: Increment Mode bits 11 = Slave mode read and write buffers auto-increment (MODE<1:0> = 00 only) 10 = Decrement ADDR<10:2> and ADDR<14> by 1 every read/write cycle(2) 01 = Increment ADDR<10:2> and ADDR<14> by 1 every read/write cycle(2) 00 = No increment or decrement of address bit 10 **Unimplemented:** Read as '0' bit 9-8 MODE<1:0>: Parallel Port Mode Select bits 11 = Master mode 1 (PMCS1, PMRD/PMWR, PMENB, PMA<x:0>, and PMD<7:0>) 10 = Master mode 2 (PMCS1, PMRD, PMWR, PMA<x:0>, and PMD<7:0>) 01 = Enhanced Slave mode, control signals (PMRD, PMWR, PMCS1, PMD<7:0>, and PMA<1:0>) 00 = Legacy Parallel Slave Port, control signals (PMRD, PMWR, PMCS1, and PMD<7:0>) bit 7-6 WAITB<1:0>: Data Setup to Read/Write Strobe Wait States bits<sup>(1)</sup> 11 = Data wait of 4 TPB; multiplexed address phase of 4 TPB 10 = Data wait of 3 TPB; multiplexed address phase of 3 TPB 01 = Data wait of 2 TPB; multiplexed address phase of 2 TPB 00 = Data wait of 1 TPB; multiplexed address phase of 1 TPB (default) Note 1: Whenever WAITM<3:0> = 0000, WAITB and WAITE bits are ignored and forced to 1 TPBCLK cycle for a write operation; WAITB = 1 TPBCLK cycle, WAITE = 0 TPBCLK cycles for a read operation. 2: Address bit A14 is not subject to auto-increment/decrement if configured as Chip Select CS1. 3: These bits only control generating the Parallel Master Port (PMP) interrupt. The Parallel Master Port Error (PMPE) is always generated. ### REGISTER 20-2: PMMODE: PARALLEL PORT MODE REGISTER (CONTINUED) ``` bit 5-2 WAITM<3:0>: Data Read/Write Strobe Wait States bits<sup>(1)</sup> 1111 = Wait of 16 TPB 0001 = Wait of 2 TPB 0000 = Wait of 1 TPB (default) bit 1-0 WAITE<1:0>: Data Hold After Read/Write Strobe Wait States bits<sup>(1)</sup> 11 = Wait of 4 TPB 10 = Wait of 3 TPB 01 = Wait of 2 TPB 00 = Wait of 1 TPB (default) For Read operations: 11 = Wait of 3 TPB 10 = Wait of 2 TPB 01 = Wait of 2 TPB 01 = Wait of 1 TPB 01 = Wait of 1 TPB 01 = Wait of 1 TPB 01 = Wait of 1 TPB 00 = Wait of 0 TPB (default) ``` - Note 1: Whenever WAITM<3:0> = 0000, WAITB and WAITE bits are ignored and forced to 1 TPBCLK cycle for a write operation; WAITB = 1 TPBCLK cycle, WAITE = 0 TPBCLK cycles for a read operation. - 2: Address bit A14 is not subject to auto-increment/decrement if configured as Chip Select CS1. - 3: These bits only control generating the Parallel Master Port (PMP) interrupt. The Parallel Master Port Error (PMPE) is always generated. ### REGISTER 20-3: PMADDR: PARALLEL PORT ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | |--------------|-------------------|-----------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--| | 24.04 | U-0 | | | | | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | 00.40 | U-0 | | | | | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | U-0 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | | | | | 15:8 | | CS1 <sup>(1)</sup> | | | | | | | | | | | | | _ | ADDR14 <sup>(2)</sup> | _ | _ | _ | ADDR<10:8> | | | | | | | | 7:0 | R/W-0 | | | | | | ADDR<7:0> | | | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-15 Unimplemented: Read as '0' bit 14 CS1: Chip Select 1 bit<sup>(1)</sup> 1 = Chip Select 1 is active 0 = Chip Select 1 is inactive bit 14 ADDR<14>: Destination Address bit 14<sup>(2)</sup> bit 13-11 Unimplemented: Read as '0' bit 10-0 ADDR<10:0>: Destination Address bits Note 1: When the CSF<1:0> bits (PMCON<7:6>) = 10. **2:** When the CSF<1:0> bits (PMCON<7:6>) = 00 or 01. ### REGISTER 20-4: PMAEN: PARALLEL PORT PIN ENABLE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--| | 24.04 | U-0 | | | 31:24 | _ | _ | _ | - | _ | _ | _ | 1 | | | | 00.46 | U-0 | | | 23:16 | _ | _ | _ | _ | _ | _ | _ | - | | | | 45.0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | | | 15:8 | _ | PTEN14 | _ | _ | _ | | PTEN<10:8> | | | | | 7.0 | R/W-0 | | | 7:0 | | | | PTEN | <7:0> | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-15 Unimplemented: Read as '0' bit 15-14 PTEN14: PMCS1 Address Port Enable bits 1 = PMA14 functions as either PMA14 or PMCS1<sup>(1)</sup> 0 = PMA14 functions as port I/O bit 13-11 Unimplemented: Read as '0' bit 10-2 PTEN<10:2>: PMP Address Port Enable bits 1 = PMA<10:2> function as PMP address lines 0 = PMA<10:2> function as port I/O bit 1-0 PTEN<1:0>: PMALH/PMALL Address Port Enable bits 1 = PMA1 and PMA0 function as either PMA<1:0> or PMALH and PMALL(2) 0 = PMA1 and PMA0 pads functions as port I/O Note 1: The use of this pin as PMA14 or CS1 is selected by the CSF<1:0> bits in the PMCON register. 2: The use of these pins as PMA1/PMA0 or PMALH/PMALL depends on the Address/Data Multiplex mode selected by bits ADRMUX<1:0> in the PMCON register. ### REGISTER 20-5: PMSTAT: PARALLEL PORT STATUS REGISTER (SLAVE MODES ONLY) | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 00:40 | U-0 | 23:16 | _ | | _ | _ | _ | _ | _ | _ | | 45.0 | R-0 | R/W-0, HS, SC | U-0 | U-0 | R-0 | R-0 | R-0 | R-0 | | 15:8 | IBF | IBOV | _ | _ | IB3F | IB2F | IB1F | IB0F | | 7.0 | R-1 | R/W-0, HS, SC | U-0 | U-0 | R-1 | R-1 | R-1 | R-1 | | 7:0 | OBE | OBUF | | _ | OB3E | OB2E | OB1E | OB0E | Legend:HS = Hardware SetSC = Cleared by SoftwareR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 IBF: Input Buffer Full Status bit 1 = All writable input buffer registers are full 0 = Some or all of the writable input buffer registers are empty bit 14 IBOV: Input Buffer Overflow Status bit (1) 1 = A write attempt to a full input byte buffer occurred (must be cleared in software) 0 = No overflow occurred bit 13-12 Unimplemented: Read as '0' bit 11-8 IBxF: Input Buffer 'x' Status Full bits 1 = Input Buffer contains data that has not been read (reading buffer will clear this bit) 0 = Input Buffer does not contain any unread data bit 7 OBE: Output Buffer Empty Status bit 1 = All readable output buffer registers are empty 0 = Some or all of the readable output buffer registers are full bit 6 OBUF: Output Buffer Underflow Status bit (1) 1 = A read occurred from an empty output byte buffer (must be cleared in software) 0 = No underflow occurred bit 5-4 Unimplemented: Read as '0' bit 3-0 OBxE: Output Buffer 'x' Status Empty bits 1 = Output buffer is empty (writing data to the buffer will clear this bit) 0 = Output buffer contains data that has not been transmitted Note 1: This will generate a PMPE - Parallel Master Port Error interrupt. | NOTES: | | | | | |--------|--|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # 21.0 REAL-TIME CLOCK AND CALENDAR (RTCC) Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 29. "Real-Time Clock and Calendar (RTCC)" (DS60001125), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). The PIC32 RTCC module is intended for applications in which accurate time must be maintained for extended periods of time with minimal or no CPU intervention. Low-power optimization provides extended battery lifetime while keeping track of time. Following are some of the key features of this module: - · Time: hours, minutes and seconds - 24-hour format (military time) - · Visibility of one-half second period - · Provides calendar: day, date, month and year - Alarm intervals are configurable for half of a second, one second, 10 seconds, one minute, 10 minutes, one hour, one day, one week, one month and one year - · Alarm repeat with decrementing counter - · Alarm with indefinite repeat: Chime - Year range: 2000 to 2099 - · Leap year correction - · BCD format for smaller firmware overhead - · Optimized for long-term battery operation - · Fractional second synchronization - User calibration of the clock crystal frequency with auto-adjust - Calibration range: ±0.66 seconds error per month - · Calibrates up to 260 ppm of crystal error - Requirements: External 32.768 kHz clock crystal - Alarm pulse or seconds clock output on RTCC pin FIGURE 21-1: RTCC BLOCK DIAGRAM 21.1 RTCC Control Registers TABLE 21-1: RTCC REGISTER MAP | s | Bl Reset | 0000 | 0000 | 0000 | 0000 | XXXX | 00xx | XXXX | 00xx | XXXX | 00xx | 00xx | xx0xx | | |---------------------------------|-----------------------------|----------|------------------------------|---------|------------|------------|------------|--------------|-------------------------|---------------|------------|---------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 16/0 | | | I | | | I | | | | ı | | | | | | 17/1 | | HALFSEC | ı | | <3:0> | ı | 1<3:0> | WDAY01<2:0> | <3:0> | ı | 1<3:0> | WDAY01<2:0> | | | | 18/2 | | RTCSYNC | ı | | MIN01<3:0> | ı | MONTH01<3:0> | × | MIN01<3:0> | ı | MONTH01<3:0> | M | | | | 19/3 | | RTCWRENRTCSYNC HALFSEC RTCOE | 1 | 40:2 | | 1 | | ı | | ı | | 1 | | | | 20/4 | <0:6 | - | ı | ARPT<7:0> | | ı | MONTH10 | I | | ı | MONTH10 | ı | | | Bits | 21/5 | CAL<9:0> | ı | ı | + | MIN10<2:0> | ı | ı | 1 | MIN10<2:0> | ı | | ı | | | | 22/6 | | RTCCLKON | ı | | M | ı | ı | I | M | ı | ı | ı | | | | 23/7 | | RTSECSEL RTCCLKON | ı | | ı | ı | 1 | 1 | I | ı | ı | 1 | | | | 24/8 | | 1 | ı | | | | | | | | 1 | | | | | 25/9 | | ı | ı | AMASK<3:0> | <3:0> | <3:0> | 1<3:0> | <3:0> | <3:0> | <3:0> | - | <3:0> | J. C. Contract | | | 26/10 | 1 | ı | ı | | HR01<3:0> | SEC01<3:0> | YEAR01<3:0> | DAY01<3:0> | HR01<3:0> | SEC01<3:0> | Ι | DAY01<3:0> | [- min - h - min - i min - i | | | 27/11 | ı | I | I | | | | | | | • | - | | , (o) | | | 28/12 | 1 | - | - | ALRMSYNC | HR10<1:0> | ^ | | DAY10<1:0> | HR10<1:0> | ^ | _ | | - + | | | 29/13 | 1 | SIDL | I | PIV | HR10 | SEC10<2:0> | YEAR10<3:0> | DAY1 | HR10 | SEC10<2:0> | - | DAY10<3:0> | | | , | 30/14 | ı | 1 | ı | CHIME | 1 | | YEAR | 1 | I | | _ | DAY1 | | | | 31/15 | ı | NO | I | ALRMEN | I | 1 | | I | ı | Ι | - | | l are and are | | e | Bit Range | | 15:0 | 31:16 | 15:0 | 31:16 | 15.0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 1 | | Register<br>Name <sup>(1)</sup> | | 31:16 | | MOINSTO | NE CAL | | | TODATE | בוברת<br>בובתת<br>בובתת | 0240 ALRMTIME | | 0250 ALRMDATE 31:16 | | - | | ssə | virtual Address<br>(#_0878) | | 070 | 0,00 | 07 10 | | 0770 | 0000 | | 0 | 0240 | 0350 | 0,70 | 1 | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Legend: Note 1: #### REGISTER 21-1: RTCCON: RTC CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------------|-------------------|-------------------|-------------------|------------------------|-------------------|------------------------|------------------| | 24.24 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | | 31:24 | _ | _ | _ | _ | _ | _ | CAL<9 | >8:8 | | 00.40 | R/W-0 | 23:16 | | | | CAL< | 7:0> | | | | | 45.0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1,2)</sup> | _ | SIDL | _ | _ | _ | _ | _ | | 7.0 | R/W-0 | R-0 | U-0 | U-0 | R/W-0 | R-0 | R-0 | R/W-0 | | 7:0 | RTSECSEL <sup>(3)</sup> | RTCCLKON | _ | _ | RTCWREN <sup>(4)</sup> | RTCSYNC | HALFSEC <sup>(5)</sup> | RTCOE | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-26 Unimplemented: Read as '0' bit 25-16 CAL<9:0>: RTC Drift Calibration bits, which contain a signed 10-bit integer value 0111111111 = Maximum positive adjustment, adds 511 RTC clock pulses every one minute . 000000001 = Minimum positive adjustment, adds 1 RTC clock pulse every one minute 0000000000 = **No adjustment** 1111111111 = Minimum negative adjustment, subtracts 1 RTC clock pulse every one minute • 100000000 = Maximum negative adjustment, subtracts 512 clock pulses every one minute bit 15 **ON:** RTCC On bit(1,2) 1 = RTCC module is enabled 0 = RTCC module is disabled bit 14 Unimplemented: Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Disables the PBCLK to the RTCC when the device enters Idle mode 0 = Continue normal operation when the device enters Idle mode bit 12-8 Unimplemented: Read as '0' bit 7 RTSECSEL: RTCC Seconds Clock Output Select bit(3) 1 = RTCC Seconds Clock is selected for the RTCC pin 0 = RTCC Alarm Pulse is selected for the RTCC pin bit 6 RTCCLKON: RTCC Clock Enable Status bit 1 = RTCC Clock is actively running 0 = RTCC Clock is not running - **Note 1:** The ON bit is only writable when RTCWREN = 1. - 2: When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 3: Requires RTCOE = 1 (RTCCON<0>) for the output to be active. - 4: The RTCWREN bit can be set only when the write sequence is enabled. - 5: This bit is read-only. It is cleared to '0' on a write to the seconds bit fields (RTCTIME<14:8>). #### REGISTER 21-1: RTCCON: RTC CONTROL REGISTER (CONTINUED) - bit 5-4 Unimplemented: Read as '0' - bit 3 RTCWREN: RTC Value Registers Write Enable bit(4) - 1 = RTC Value registers can be written to by the user - 0 = RTC Value registers are locked out from being written to by the user - bit 2 RTCSYNC: RTCC Value Registers Read Synchronization bit - 1 = RTC Value registers can change while reading, due to a rollover ripple that results in an invalid data read If the register is read twice and results in the same data, the data can be assumed to be valid - 0 = RTC Value registers can be read without concern about a rollover ripple - bit 1 HALFSEC: Half-Second Status bit (5) - 1 = Second half period of a second - 0 = First half period of a second - bit 0 RTCOE: RTCC Output Enable bit - 1 = RTCC clock output enabled clock presented onto an I/O - 0 = RTCC clock output disabled - **Note 1:** The ON bit is only writable when RTCWREN = 1. - 2: When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 3: Requires RTCOE = 1 (RTCCON<0>) for the output to be active. - 4: The RTCWREN bit can be set only when the write sequence is enabled. - 5: This bit is read-only. It is cleared to '0' on a write to the seconds bit fields (RTCTIME<14:8>). #### REGISTER 21-2: RTCALRM: RTC ALARM CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | |--------------|-------------------------|----------------------|--------------------|-------------------------|---------------------|-------------------|------------------|------------------|--|--| | 31:24 | U-0 | | | 31.24 | _ | | _ | _ | - | _ | _ | _ | | | | 22:46 | U-0 | | | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | | | 45.0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | 15:8 | ALRMEN <sup>(1,2)</sup> | CHIME <sup>(2)</sup> | PIV <sup>(2)</sup> | ALRMSYNC <sup>(3)</sup> | AMASK<3:0>(2) | | | | | | | 7:0 | R/W-0 | | | 7.0 | | | | ARPT<7:0 | <sub>&gt;</sub> (2) | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ALRMEN: Alarm Enable bit (1,2) 1 = Alarm is enabled 0 = Alarm is disabled bit 14 CHIME: Chime Enable bit(2) 1 = Chime is enabled – ARPT<7:0> is allowed to rollover from 0x00 to 0xFF 0 = Chime is disabled – ARPT<7:0> stops once it reaches 0x00 bit 13 PIV: Alarm Pulse Initial Value bit(2) When ALRMEN = 0, PIV is writable and determines the initial value of the Alarm Pulse. When ALRMEN = 1, PIV is read-only and returns the state of the Alarm Pulse. bit 12 ALRMSYNC: Alarm Sync bit<sup>(3)</sup> 1 = ARPT<7:0> and ALRMEN may change as a result of a half second rollover during a read. The ARPT must be read repeatedly until the same value is read twice. This must be done since multiple bits may be changing, which are then synchronized to the PB clock domain 0 = ARPT<7:0> and ALRMEN can be read without concerns of rollover because the prescaler is > 32 RTC clocks away from a half-second rollover bit 11-8 AMASK<3:0>: Alarm Mask Configuration bits<sup>(2)</sup> 0000 = Every half-second 0001 = Every second 0010 = Every 10 seconds 0011 = Every minute 0100 = Every 10 minutes 0101 = Every hour 0110 = Once a day 0111 = Once a week 1000 = Once a month 1001 = Once a year (except when configured for February 29, once every four years) 1010 = Reserved; do not use 1011 = Reserved; do not use 11xx = Reserved; do not use Note 1: Hardware clears the ALRMEN bit anytime the alarm event occurs, when ARPT<7:0> = 00 and CHIME = 0. - 2: This field should not be written when the RTCC ON bit = '1' (RTCCON<15>) and ALRMSYNC = 1. - 3: This assumes a CPU read will execute in less than 32 PBCLKs. #### REGISTER 21-2: RTCALRM: RTC ALARM CONTROL REGISTER (CONTINUED) bit 7-0 ARPT<7:0>: Alarm Repeat Counter Value bits<sup>(2)</sup> 11111111 = Alarm will trigger 256 times • 00000000 = Alarm will trigger one time The counter decrements on any alarm event. The counter only rolls over from 0x00 to 0xFF if CHIME = 1. - Note 1: Hardware clears the ALRMEN bit anytime the alarm event occurs, when ARPT<7:0> = 00 and CHIME = 0. - 2: This field should not be written when the RTCC ON bit = '1' (RTCCON<15>) and ALRMSYNC = 1. - 3: This assumes a CPU read will execute in less than 32 PBCLKs. #### REGISTER 21-3: RTCTIME: RTC TIME VALUE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--| | 24.04 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | | | 31:24 | _ | _ | HR10 | <1:0> | | HR01 | <3:0> | | | | 00.40 | U-0 | R/W-x | | 23:16 | _ | | MIN10<2:0> | | | MIN01 | <3:0> | | | | 1E.0 | U-0 | R/W-x | | 15:8 | _ | | SEC10<2:0> | | SEC01<3:0> | | | | | | 7.0 | U-0 | | 7:0 | _ | _ | _ | _ | _ | _ | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR (1)' = Bit is set (0)' = Bit is cleared bit 31-30 Unimplemented: Read as '0' bit 29-28 HR10<1:0>: Binary-Coded Decimal Value of Hours bits, 10s place digit; contains a value from 0 to 2 bit 27-24 HR01<3:0>: Binary-Coded Decimal Value of Hours bits, 1s place digit; contains a value from 0 to 9 bit 23 Unimplemented: Read as '0' bit 22-20 MIN10<2:0>: Binary-Coded Decimal Value of Minutes bits, 10s place digit; contains a value from 0 to 5 bit 19-16 MIN01<3:0>: Binary-Coded Decimal Value of Minutes bits, 1s place digit; contains a value from 0 to 9 bit 15 Unimplemented: Read as '0' bit 14-12 SEC10<2:0>: Binary-Coded Decimal Value of Seconds bits, 10s place digit; contains a value from 0 to 5 bit 11-8 SEC01<3:0>: Binary-Coded Decimal Value of Seconds bits, 1s place digit; contains a value from 0 to 9 bit 7-0 Unimplemented: Read as '0' **Note:** This register is only writable when RTCWREN = 1 (RTCCON<3>). #### REGISTER 21-4: RTCDATE: RTC DATE VALUE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | R/W-x | 31:24 | | YEAR1 | 0<3:0> | | | YEAR0 | 1<3:0> | | | 00.46 | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | | 23:16 | _ | _ | _ | MONTH10 | | MONTH | 01<3:0> | | | 45.0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | | 15:8 | _ | _ | DAY10 | 0<1:0> | | DAY01 | l<3:0> | | | 7.0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | | 7:0 | _ | _ | _ | _ | _ | ٧ | VDAY01<2:0 | > | #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-28 YEAR10<3:0>: Binary-Coded Decimal Value of Years bits, 10s place digit; contains a value from 0 to 9 bit 27-24 YEAR01<3:0>: Binary-Coded Decimal Value of Years bits, 1s place digit; contains a value from 0 to 9 bit 23-21 Unimplemented: Read as '0' bit 20 MONTH10: Binary-Coded Decimal Value of Months bits, 10s place digit; contains a value of 0 or 1 bit 19-16 MONTH01<3:0>: Binary-Coded Decimal Value of Months bits, 1s place digit; contains a value from 0 to 9 bit 15-14 Unimplemented: Read as '0' bit 13-12 DAY10<1:0>: Binary-Coded Decimal Value of Days bits, 10s place digit; contains a value of 0 to 3 bit 11-8 DAY01<3:0>: Binary-Coded Decimal Value of Days bits, 1s place digit; contains a value from 0 to 9 bit 7-3 Unimplemented: Read as '0' bit 2-0 WDAY01<2:0>: Binary-Coded Decimal Value of Weekdays bits; contains a value from 0 to 6 **Note:** This register is only writable when RTCWREN = 1 (RTCCON<3>). #### REGISTER 21-5: ALRMTIME: ALARM TIME VALUE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--| | 24.24 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | | | 31:24 | _ | _ | HR10 | <1:0> | | HR01 | <3:0> | | | | 00.40 | U-0 | R/W-x | | 23:16 | _ | | MIN10<2:0> | | | MIN01 | <3:0> | | | | 45.0 | U-0 | R/W-x | | 15:8 | _ | | SEC10<2:0> | | SEC01<3:0> | | | | | | 7.0 | U-0 | | 7:0 | | _ | | _ | _ | _ | | | | | L | ea | e | n | d | | |---|----|---|----|---|--| | _ | | • | •• | ч | | -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-30 Unimplemented: Read as '0' bit 29-28 HR10<1:0>: Binary Coded Decimal value of hours bits, 10s place digit; contains a value from 0 to 2 bit 27-24 HR01<3:0>: Binary Coded Decimal value of hours bits, 1s place digit; contains a value from 0 to 9 bit 23 Unimplemented: Read as '0' bit 22-20 MIN10<2:0>: Binary Coded Decimal value of minutes bits, 10s place digit; contains a value from 0 to 5 bit 19-16 MIN01<3:0>: Binary Coded Decimal value of minutes bits, 1s place digit; contains a value from 0 to 9 bit 15 Unimplemented: Read as '0' bit 14-12 SEC10<2:0>: Binary Coded Decimal value of seconds bits, 10s place digit; contains a value from 0 to 5 bit 11-8 SEC01<3:0>: Binary Coded Decimal value of seconds bits, 1s place digit; contains a value from 0 to 9 bit 7-0 Unimplemented: Read as '0' #### REGISTER 21-6: ALRMDATE: ALARM DATE VALUE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | | | 00.40 | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | | 23:16 | _ | _ | _ | MONTH10 | | MONTH | 01<3:0> | | | 45.0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | | 15:8 | _ | _ | DAY1 | 0<1:0> | | DAY01 | I<3:0> | | | 7.0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | | 7:0 | _ | _ | _ | _ | _ | ٧ | VDAY01<2:0 | > | | .ea | _ | _ | _ | | |-----|---|---|---|---| | ea | • | n | а | - | | | | | | | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-21 Unimplemented: Read as '0' bit 20 MONTH10: Binary Coded Decimal value of months bits, 10s place digit; contains a value of 0 or 1 bit 19-16 MONTH01<3:0>: Binary Coded Decimal value of months bits, 1s place digit; contains a value from 0 to 9 bit 15-14 Unimplemented: Read as '0' bit 13-12 DAY10<1:0>: Binary Coded Decimal value of days bits, 10s place digit; contains a value from 0 to 3 bit 11-8 DAY01<3:0>: Binary Coded Decimal value of days bits, 1s place digit; contains a value from 0 to 9 bit 7-3 Unimplemented: Read as '0' bit 2-0 WDAY01<2:0>: Binary Coded Decimal value of weekdays bits; contains a value from 0 to 6 # 22.0 10-BIT ANALOG-TO-DIGITAL CONVERTER (ADC) Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS60001104), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). The 10-bit Analog-to-Digital Converter (ADC) includes the following features: - Successive Approximation Register (SAR) conversion - · Up to 1 Msps conversion speed - · Up to 13 analog input pins - · External voltage reference input pins - One unipolar, differential Sample and Hold Amplifier (SHA) - · Automatic Channel Scan mode - Selectable conversion trigger source - 16-word conversion result buffer - · Selectable buffer fill modes - · Eight conversion result format options - · Operation during Sleep and Idle modes A block diagram of the 10-bit ADC is illustrated in Figure 22-1. Figure 22-2 illustrates a block diagram of the ADC conversion clock period. The 10-bit ADC has up to 13 analog input pins, designated AN0-AN12. In addition, there are two analog input pins for external voltage reference connections. These voltage reference inputs may be shared with other analog input pins and may be common to other analog module references. #### FIGURE 22-1: ADC1 MODULE BLOCK DIAGRAM - Note 1: VREF+ and VREF- inputs can be multiplexed with other analog inputs. - 2: The AN8 pin is only available on 44-pin devices. The AN6 and AN7pins are not available on 28-pin devices. The AN12 pin is available on all General Purpose Devices as well as 36 and 44 pin USB Devices. - 3: Connected to the CTMU module. See Section 25.0 "Charge Time Measurement Unit (CTMU)" for more information. - 4: Internal precision voltage reference (1.2V). #### FIGURE 22-2: ADC CONVERSION CLOCK PERIOD BLOCK DIAGRAM 22.1 ADC Control Registers TABLE 22-1: ADC REGISTER MAP | | ; | | | | | | | | Bits | s | | | | | | | | | |------------------------------|-----------------------------------|-----------------------------------------------------|-------------|------------|---------------|--------------|------------------------------------------------|-------------|------------------------------------|----------|-----------|-------|-----------|-------|------------|-------|-------|------------| | | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | - | 31:16 | ı | I | ı | ı | 1 | ı | 1 | ı | ı | I | ı | 1 | ı | ı | ı | ı | 0000 | | | 15:0 | NO | Ι | Tais | ı | 1 | ű. | FORM<2:0> | | σ. | SSRC<2:0> | | CLRASAM | _ | ASAM | SAMP | DONE | 0000 | | Ι.Σ | 31:16 | I | I | I | 1 | 1 | 1 | 1 | I | I | ı | ı | ı | ı | 1 | ı | ı | 0000 | | ١. | 15:0 | | VCFG<2:0> | | OFFCAL | - | CSCNA | 1 | 1 | BUFS | 1 | | SMPI<3:0> | <3:0> | | BUFM | ALTS | 0000 | | Ę | 9020 AD1CON3(1) 31:16 | | I | ı | I | I | 1 | ı | ı | ı | ı | ı | 1 | ı | 1 | ı | _ | 0000 | | | 15:0 | ADRC | | 1 | | S | SAMC<4:0> | | | | | | ADCS<7:0> | <7:0> | | | | 0000 | | 9040 AD1CHS <sup>(1)</sup> . | | CHONB | | 1 | 1 | • | CH0SB<3:0> | <3:0> | | CHONA | | ı | 1 | • | CH0SA<3:0> | <3:0> | | 0000 | | | 15:0 | | | 1 | Ì | I | 1 | I | | I | I | I | | I | 1 | I | _ | 0000 | | 12 | 9050 AD1CSSL <sup>(1)</sup> 31:16 | | I | - | I | 1 | 1 | I | 1 | I | I | I | 1 | 1 | 1 | ı | - | 0000 | | , | 15:0 | CSSL15 | CSSL14 | CSSL13 | CSSL12 | CSSL11 | CSSL10 | CSSL9 | CSSL8 | CSSL7 | CSSL6 | CSSL5 | CSSL4 | CSSL3 | CSSL2 | CSSL1 | CSSL0 | 0000 | | 9070 ADC1BUF0 | 31:16 | | | | | | | ADC Resu | ADC Result Word 0 (ADC1BUF0<31:0>) | ADC1BUFC | )<31:0>) | | | | | | • | 0000 | | 9080 ADC1BUF1 | 31:16 | | | | | | | ADC Resu | ADC Result Word 1 (ADC1BUF1<31:0>) | ADC1BUF1 | 1<31:0>) | | | | | | • | 0000 | | ADC1BUF2 | 31:16 | | | | | | | ADC Resu | ADC Result Word 2 (ADC1BUF2<31:0>) | ADC1BUF2 | ?<31:0>) | | | | | | · | 0000 | | 90A0 ADC1BUF3 | 31:16 | | | | | | | ADC Resu | ADC Result Word 3 (ADC1BUF3<31:0>) | ADC1BUF3 | 3<31:0>) | | | | | | | 0000 | | ADC1BUF4 | | | | | | | | ADC Resu | ADC Result Word 4 (ADC1BUF4<31:0>) | ADC1BUF4 | 1<31:0>) | | | | | | | 0000 | | ADC1BUF5 | 31:16 | | | | | | | ADC Resu | ADC Result Word 5 (ADC1BUF5<31:0>) | ADC1BUF | 5<31:0>) | | | | | | | 0000 | | 90D0 ADC1BUF6 | 31:16 | | | | | | | ADC Resu | ADC Result Word 6 (ADC1BUF6<31:0>) | ADC1BUF6 | 3<31:0>) | | | | | | | 0000 | | ADC1BUF7 | 31:16 | | | | | | | ADC Resu | ADC Result Word 7 (ADC1BUF7<31:0>) | ADC1BUF7 | 7<31:0>) | | | | | | | 0000 | | ADC1BUF8 | 31:16 | | | | | | | ADC Resu | ADC Result Word 8 (ADC1BUF8<31:0>) | ADC1BUF& | 3<31:0>) | | | | | | , | 0000 | | ADC1BUF9 | | | | | | | | ADC Resu | ADC Result Word 9 (ADC1BUF9<31:0>) | ADC1BUF§ | 9<31:0>) | | | | | | , | 0000 | | ADC1BUFA | 31:16 | | | | | | | ADC Resu | ADC Result Word A (ADC1BUFA<31:0>) | ADC1BUF | \<31:0>) | | | | | | • | 0000 | | 11 | ınknowr | x = unknown value on Reset; — = unimplemented, read | eset; — = 1 | unimplemer | nted, read as | s '0'. Reset | as '0'. Reset values are shown in hexadecimal. | shown in he | xadecimal. | | | | | | | | | | X = Unikilown Value on Reset, — - uninipremental, read as a conveying and respectively. See Section 11.2 "CLR, SET and INV Registers at its virtual address, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for details. Legend: Note 1: | s | JəsəЯ IIA | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | |-----|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------|--------------|-----------------|-------------|------------------------------------------|-------------|--------------------------------------------|--------------| | | 16/0 | | | | | | | | | | | | | 17/1 | | | | | | | | | | | | | 18/2 | | | | | | | | | | | | | 19/3 | | | | | | | | | | | | | 20/4 | | | | | | | | | | | | | 21/5 | | | | | | | | | | | | | 22/6 | 70.16.701 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1.000 1. | (>0.15>0 | (40.197) | (2.5) | .D. 234 .0.5.) | (70:10:0 | 10.40<br>10.40 | (20.107) | E/24.05) | (20:10) | | its | Bits 24/8 23/7 | | | ADC Bosult Word C (ADC18) IEC/231:05 | | | הם<br>החבי | (10.15.23.1B) Mord E /ADC181 155/201-0-1 | וספו אמצי) | ADC Bossilt \Abgal E \ADC181 EE < 31:05. | | | 8 | | | d niow line | O Paol W | o nio A nine | C by Word D | anii wola | □ Mord □ | auli wold E | ⊒ Mord E | adit vvoid i | | | 25/9 | 70 V | | 7UV | | 700 | | יים טטע | | יים טטע | | | | 26/10 | | | | | | | | | | | | | 27/11 | | | | | | | | | | | | | 28/12 | | | | | | | | | | | | | 29/13 | | | | | | | | | | | | | 30/14 | | | | | | | | | | | | | 31/15 | | | | | | | | | | | | ə | Bit Rang | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15.0 | (') | 15:0 | 31:16 | 15:0 | | | Register<br>Name | 0420 ADC4BI IEB | a Logi Solv | 31:16 31:16 | | 0140 APC1BI IED | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | ADC IDOL | 31:16 | | | ssə | Virtual Addı<br>#_0878) | 07.70 | 9170 | 0130 | 3 | 0110 | -<br>-<br>- | 0450 | 000 | 0160 | 8 | This register has corresponding CLR, SET and INV registers at its virtual address, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for details. x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: Note 1: **ADC REGISTER MAP (CONTINUED)** **TABLE 22-1**: #### REGISTER 22-1: AD1CON1: ADC CONTROL REGISTER 1 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|---------------------|---------------------| | 21:24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 00.46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | _ | _ | FORM<2:0> | | | | 7:0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0, HSC | R/C-0, HSC | | 7:0 | | SSRC<2:0> | | CLRASAM | _ | ASAM | SAMP <sup>(2)</sup> | DONE <sup>(3)</sup> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ON: ADC Operating Mode bit<sup>(1)</sup> 1 = ADC module is operating 0 = ADC module is not operating bit 14 Unimplemented: Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Discontinue module operation when device enters Idle mode 0 = Continue module operation when the device enters Idle mode bit 12-11 Unimplemented: Read as '0' bit 10-8 FORM<2:0>: Data Output Format bits 111 = Signed Fractional 32-bit (DOUT = sddd dddd dd00 0000 0000 0000 0000) 101 = Signed Integer 32-bit (DOUT = ssss ssss ssss ssss ssss ssss dddd dddd) 100 = Integer 32-bit (DOUT = 0000 0000 0000 0000 0000 00dd dddd dddd) 011 = Signed Fractional 16-bit (DOUT = 0000 0000 0000 sddd dddd dd00 0000) 010 = Fractional 16-bit (DOUT = 0000 0000 0000 0000 dddd dddd dd00 0000) 000 =Integer 16-bit (DOUT = 0000 0000 0000 0000 0000 00dd dddd dddd) bit 7-5 SSRC<2:0>: Conversion Trigger Source Select bits 111 = Internal counter ends sampling and starts conversion (auto convert) 110 = Reserved 101 = Reserved 100 = Reserved 011 = CTMU ends sampling and starts conversion 010 = Timer 3 period match ends sampling and starts conversion 001 = Active transition on INT0 pin ends sampling and starts conversion 000 = Clearing SAMP bit ends sampling and starts conversion - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: If ASAM = 0, software can write a '1' to start sampling. This bit is automatically set by hardware if ASAM = 1. If SSRC = 0, software can write a '0' to end sampling and start conversion. If SSRC ≠ '0', this bit is automatically cleared by hardware to end sampling and start conversion. - 3: This bit is automatically set by hardware when analog-to-digital conversion is complete. Software can write a '0' to clear this bit (a write of '1' is not allowed). Clearing this bit does not affect any operation already in progress. This bit is automatically cleared by hardware at the start of a new conversion. #### REGISTER 22-1: AD1CON1: ADC CONTROL REGISTER 1 (CONTINUED) - bit 4 CLRASAM: Stop Conversion Sequence bit (when the first ADC interrupt is generated) - 1 = Stop conversions when the first ADC interrupt is generated. Hardware clears the ASAM bit when the ADC interrupt is generated. - 0 = Normal operation, buffer contents will be overwritten by the next conversion sequence - bit 3 Unimplemented: Read as '0' - bit 2 ASAM: ADC Sample Auto-Start bit - 1 = Sampling begins immediately after last conversion completes; SAMP bit is automatically set. - 0 = Sampling begins when SAMP bit is set - bit 1 SAMP: ADC Sample Enable bit<sup>(2)</sup> - 1 = The ADC sample and hold amplifier is sampling - 0 = The ADC sample/hold amplifier is holding When ASAM = 0, writing '1' to this bit starts sampling. When SSRC = 000, writing '0' to this bit will end sampling and start conversion. - bit 0 **DONE:** Analog-to-Digital Conversion Status bit<sup>(3)</sup> - 1 = Analog-to-digital conversion is done - 0 = Analog-to-digital conversion is not done or has not started Clearing this bit will not affect any operation in progress. - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: If ASAM = 0, software can write a '1' to start sampling. This bit is automatically set by hardware if ASAM = 1. If SSRC = 0, software can write a '0' to end sampling and start conversion. If SSRC ≠ '0', this bit is automatically cleared by hardware to end sampling and start conversion. - **3:** This bit is automatically set by hardware when analog-to-digital conversion is complete. Software can write a '0' to clear this bit (a write of '1' is not allowed). Clearing this bit does not affect any operation already in progress. This bit is automatically cleared by hardware at the start of a new conversion. #### REGISTER 22-2: AD1CON2: ADC CONTROL REGISTER 2 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | _ | _ | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | _ | - | - | _ | | 15:8 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | | 15.6 | | VCFG<2:0> | | OFFCAL | _ | CSCNA | _ | _ | | 7:0 | R-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | BUFS | _ | | SMP | l<3:0> | | BUFM | ALTS | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-13 VCFG<2:0>: Voltage Reference Configuration bits | | VREFH | VREFL | |-----|--------------------|--------------------| | 000 | AVDD | AVss | | 001 | External VREF+ pin | AVss | | 010 | AVDD | External VREF- pin | | 011 | External VREF+ pin | External VREF- pin | | 1xx | AVDD | AVss | bit 12 OFFCAL: Input Offset Calibration Mode Select bit 1 = Enable Offset Calibration mode Positive and negative inputs of the sample and hold amplifier are connected to VREFL 0 = Disable Offset Calibration mode The inputs to the sample and hold amplifier are controlled by AD1CHS or AD1CSSL bit 11 **Unimplemented:** Read as '0' bit 10 CSCNA: Input Scan Select bit 1 = Scan inputs 0 = Do not scan inputs bit 9-8 Unimplemented: Read as '0' bit 7 **BUFS:** Buffer Fill Status bit Only valid when BUFM = 1. 1 = ADC is currently filling buffer 0x8-0xF, user should access data in 0x0-0x7 0 = ADC is currently filling buffer 0x0-0x7, user should access data in 0x8-0xF bit 6 Unimplemented: Read as '0' bit 5-2 SMPI<3:0>: Sample/Convert Sequences Per Interrupt Selection bits 1111 = Interrupts at the completion of conversion for each 16<sup>th</sup> sample/convert sequence 1110 = Interrupts at the completion of conversion for each 15<sup>th</sup> sample/convert sequence • 0001 = Interrupts at the completion of conversion for each $2^{nd}$ sample/convert sequence 0000 = Interrupts at the completion of conversion for each sample/convert sequence bit 1 BUFM: ADC Result Buffer Mode Select bit 1 = Buffer configured as two 8-word buffers, ADC1BUF7-ADC1BUF0, ADC1BUFF-ADCBUF8 0 = Buffer configured as one 16-word buffer ADC1BUFF-ADC1BUF0 bit 0 ALTS: Alternate Input Sample Mode Select bit 1 = Uses Sample A input multiplexer settings for first sample, then alternates between Sample B and Sample A input multiplexer settings for all subsequent samples 0 = Always use Sample A input multiplexer settings #### REGISTER 22-3: AD1CON3: ADC CONTROL REGISTER 3 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | | _ | _ | _ | | 22:46 | U-0 | 23:16 | | _ | _ | _ | _ | _ | _ | | | 4 E . O | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 15:8 | ADRC | _ | _ | | • | SAMC<4:0> <sup>(1)</sup> | • | | | 7.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W | R/W-0 | | 7:0 | | | | ADCS< | 7:0> <b>(2)</b> | | | | Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown ``` bit 31-16 Unimplemented: Read as '0' ``` bit 15 ADRC: ADC Conversion Clock Source bit 1 = Clock derived from FRC 0 = Clock derived from Peripheral Bus Clock (PBCLK) bit 14-13 Unimplemented: Read as '0' bit 12-8 **SAMC<4:0>**: Auto-Sample Time bits<sup>(1)</sup> 11111 = 31 TAD • • 00001 = 1 TAD 00000 = 0 TAD (Not allowed) bit 7-0 ADCS<7:0>: ADC Conversion Clock Select bits(2) 11111111 = TPB • 2 • (ADCS<7:0> + 1) = 512 • TPB = TAD • \_ • 00000001 = TPB • 2 • (ADCS<7:0> + 1) = 4 • TPB = TAD 00000000 = TPB • 2 • (ADCS<7:0> + 1) = 2 • TPB = TAD - **Note 1:** This bit is only used if the SSRC<2:0> bits (AD1CON1<7:5>) = 111. - 2: This bit is not used if the ADRC (AD1CON3<15>) bit = 1. #### REGISTER 22-4: AD1CHS: ADC INPUT SELECT REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 31:24 | CH0NB | _ | _ | _ | CH0SB<3:0> | | | | | 00:40 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 23:16 | CH0NA | _ | _ | _ | CH0SA<3:0> | | | | | 45.0 | U-0 | 15:8 | _ | _ | _ | _ | _ | _ | _ | _ | | 7.0 | U-0 | 7:0 | _ | _ | _ | _ | _ | | _ | _ | Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown bit 31 CH0NB: Negative Input Select bit for Sample B 1 = Channel 0 negative input is AN10 = Channel 0 negative input is VREFL bit 30-28 Unimplemented: Read as '0' bit 27-24 CH0SB<3:0>: Positive Input Select bits for Sample B 1111 = Channel 0 positive input is Open<sup>(1)</sup> 1110 = Channel 0 positive input is IVREF<sup>(2)</sup> 1101 = Channel 0 positive input is CTMU temperature sensor (CTMUT)(3) 1100 = Channel 0 positive input is AN12<sup>(4)</sup> • • • 0001 = Channel 0 positive input is AN1 0000 = Channel 0 positive input is AN0 bit 23 CH0NA: Negative Input Select bit for Sample A Multiplexer Setting<sup>(2)</sup> 1 = Channel 0 negative input is AN10 = Channel 0 negative input is VREFL bit 22-20 Unimplemented: Read as '0' bit 19-16 CH0SA<3:0>: Positive Input Select bits for Sample A Multiplexer Setting 1111 = Channel 0 positive input is Open<sup>(1)</sup> 1110 = Channel 0 positive input is IVREF<sup>(2)</sup> 1101 = Channel 0 positive input is CTMU temperature (CTMUT)(3) 1100 = Channel 0 positive input is AN12<sup>(4)</sup> • • 0001 = Channel 0 positive input is AN1 0000 = Channel 0 positive input is AN0 bit 15-0 Unimplemented: Read as '0' Note 1: This selection is only used with CTMU capacitive and time measurement. 2: See Section 24.0 "Comparator Voltage Reference (CVREF)" for more information. 3: See Section 25.0 "Charge Time Measurement Unit (CTMU)" for more information. 4: The AN8 pin is only available on the 44-pin devices. The AN6 and AN7 pins are not available on the 28-pin devices. The AN12 pin is available on all General Purpose Devices as well as 36 and 44 pin USB Devices. #### REGISTER 22-5: AD1CSSL: ADC INPUT SCAN SELECT REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.04 | U-0 | 31:24 | _ | _ | _ | _ | | | _ | _ | | 22.46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 4 E . O | R/W-0 | 15:8 | CSSL15 | CSSL14 | CSSL13 | CSSL12 | CSSL11 | CSSL10 | CSSL9 | CSSL8 | | 7:0 | R/W-0 | 7:0 | CSSL7 | CSSL6 | CSSL5 | CSSL4 | CSSL3 | CSSL2 | CSSL1 | CSSL0 | Legend: -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-0 CSSL<15:0>: ADC Input Pin Scan Selection bits(1,2) 1 = Select ANx for input scan 0 = Skip ANx for input scan **Note 1:** CSSL = ANx, where 'x' = 0-12; CSSL13 selects CTMU input for scan; CSSL14 selects IVREF for scan; CSSL15 selects Vss for scan. 2: On devices with less than 13 analog inputs, all CSSLx bits can be selected; however, inputs selected for scan without a corresponding input on the device will convert to VREFL. #### 23.0 COMPARATOR This data sheet summarizes the features Note: of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section "Comparator" (DS60001110), which is available from the Documentation > Reference Manual section the Microchip PIC32 web site (www.microchip.com/pic32). The Analog Comparator module contains three comparators that can be configured in a variety of ways. Following are some of the key features of this module: - · Selectable inputs available include: - Analog inputs multiplexed with I/O pins - On-chip internal absolute voltage reference (IVREF) - Comparator voltage reference (CVREF) - · Outputs can be Inverted - · Selectable interrupt generation A block diagram of the comparator module is provided in Figure 23-1. FIGURE 23-1: COMPARATOR BLOCK DIAGRAM **Comparator Control Registers** 23.1 **COMPARATOR REGISTER MAP** **TABLE 23-1**: | s | Bl Reset: | 0000 | 0003 | 0000 | 0003 | 0000 | 0003 | 0000 | 0000 | 1 | |-----------|---------------------------------------------------|--------|------------|---------|------------|--------|------------|---------|-------|-------------------------------------------------------------------------------------------------| | | 16/0 | - | | 1 | | 1 | | 1 | C10UT | | | | 17/1 | ı | CCH<1:0> | 1 | CCH<1:0> | 1 | CCH<1:0> | - | CZOUT | | | | 18/2 | ı | I | 1 | I | 1 | 1 | 1 | C3OUT | | | | 19/3 | I | 1 | 1 | 1 | 1 | 1 | 1 | 1 | • | | | 20/4 | ı | CREF | ı | CREF | ı | CREF | ı | ı | | | | 21/5 | I | 1 | 1 | I | 1 | I | 1 | 1 | | | | 22/6 | 1 | -<1:0> | ı | -<1:0> | ı | -<1:0> | 1 | I | | | ts | 23/7 | 1 | EVPOL<1:0> | 1 | EVPOL<1:0> | 1 | EVPOL<1:0> | 1 | ı | | | Bits | 24/8 | I | COUT | ı | COUT | ı | COUT | 1 | I | emioobexe | | | 25/9 | I | 1 | ı | I | ı | I | I | I | d di di modo | | | 26/10 | I | ı | ı | ı | ı | I | ı | ı | t values are | | | 27/11 | I | ı | ı | ı | ı | ı | 1 | I | Posed | | | 28/12 | I | ı | ı | ı | ı | ı | - | 1 | nted read | | | 29/13 | 1 | CPOL | 1 | CPOL | 1 | CPOL | 1 | SIDL | amalumiun | | | 30/14 | I | COE | ı | COE | ı | COE | - | 1 | □ = infravan value on Recet: = infimilemented read as '0' Becet values are shown in havadecima. | | 31/15 | | 1 | NO | 1 | No | 1 | NO | - | I | I no enley t | | Bit Range | | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | nknouvu | | | Register<br><sup>(1)</sup><br>Mame <sup>(1)</sup> | 140001 | | NO CONT | | 140000 | | TATOMAC | | | | ssə | Virtual Addr<br>(#_0878) | 000 | Ann | 0,00 | 200 | 000 | AUZU | 0300 | Anon | - buobo | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. #### REGISTER 23-1: CMXCON: COMPARATOR CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|---------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | - | _ | _ | _ | | 1 | | _ | | 22,46 | U-0 | 23:16 | | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | R-0 | | 15:8 | ON <sup>(1)</sup> | COE | CPOL <sup>(2)</sup> | _ | _ | _ | _ | COUT | | 7:0 | R/W-1 | R/W-1 | U-0 | R/W-0 | U-0 | U-0 | R/W-1 | R/W-1 | | 7:0 | EVPOL | _<1:0> | _ | CREF | _ | _ | CCH | <1:0> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ON: Comparator ON bit(1) 1 = Module is enabled. Setting this bit does not affect the other bits in this register 0 = Module is disabled and does not consume current. Clearing this bit does not affect the other bits in this register bit 14 COE: Comparator Output Enable bit 1 = Comparator output is driven on the output CxOUT pin 0 = Comparator output is not driven on the output CxOUT pin bit 13 **CPOL:** Comparator Output Inversion bit<sup>(2)</sup> 1 = Output is inverted 0 = Output is not inverted bit 12-9 Unimplemented: Read as '0' bit 8 COUT: Comparator Output bit 1 = Output of the Comparator is a '1' 0 = Output of the Comparator is a '0' bit 7-6 **EVPOL<1:0>:** Interrupt Event Polarity Select bits 11 = Comparator interrupt is generated on a low-to-high or high-to-low transition of the comparator output 10 = Comparator interrupt is generated on a high-to-low transition of the comparator output 01 = Comparator interrupt is generated on a low-to-high transition of the comparator output 00 = Comparator interrupt generation is disabled bit 5 Unimplemented: Read as '0' bit 4 CREF: Comparator Positive Input Configure bit 1 = Comparator non-inverting input is connected to the internal CVREF 0 = Comparator non-inverting input is connected to the CxINA pin bit 3-2 Unimplemented: Read as '0' bit 1-0 CCH<1:0>: Comparator Negative Input Select bits for Comparator 11 = Comparator inverting input is connected to the IVREF 10 = Comparator inverting input is connected to the CxIND pin 01 = Comparator inverting input is connected to the CxINC pin 00 = Comparator inverting input is connected to the CxINB pin **Note 1:** When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. 2: Setting this bit will invert the signal to the comparator interrupt generator as well. This will result in an interrupt being generated on the opposite edge from the one selected by EVPOL<1:0>. #### REGISTER 23-2: CMSTAT: COMPARATOR STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | - | _ | - | _ | 1 | _ | - | _ | | 22:46 | U-0 | 23:16 | - | _ | - | _ | | _ | - | _ | | 15:8 | U-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15.6 | _ | _ | SIDL | _ | - | _ | _ | _ | | 7:0 | U-0 | U-0 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | | 7:0 | _ | _ | _ | _ | _ | C3OUT | C2OUT | C1OUT | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-14 Unimplemented: Read as '0' bit 13 SIDL: Stop in Idle Control bit 1 = All Comparator modules are disabled when the device enters Idle mode 0 = All Comparator modules continue to operate when the device enters Idle mode bit 12-3 Unimplemented: Read as '0' bit 2 C3OUT: Comparator Output bit 1 = Output of Comparator 3 is a '1' 0 = Output of Comparator 3 is a '0' bit 1 C2OUT: Comparator Output bit 1 = Output of Comparator 2 is a '1' 0 = Output of Comparator 2 is a '0' bit 0 C1OUT: Comparator Output bit 1 = Output of Comparator 1 is a '1' 0 = Output of Comparator 1 is a '0' # 24.0 COMPARATOR VOLTAGE REFERENCE (CVREF) Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 20. "Comparator Voltage Reference (CVREF)"** (DS60001109), which is available from the *Documentation > Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). The CVREF module is a 16-tap, resistor ladder network that provides a selectable reference voltage. Although its primary purpose is to provide a reference for the analog comparators, it also may be used independently of them. The resistor ladder is segmented to provide two ranges of voltage reference values and has a power-down function to conserve power when the reference is not being used. The module's supply reference can be provided from either device VDD/Vss or an external voltage reference. The CVREF output is available for the comparators and typically available for pin output. The comparator voltage reference has the following features: - · High and low range selection - · Sixteen output levels available for each range - Internally connected to comparators to conserve device pins - · Output can be connected to a pin A block diagram of the module is shown in Figure 24-1. FIGURE 24-1: COMPARATOR VOLTAGE REFERENCE BLOCK DIAGRAM 24.1 Comparator Voltage Reference Control Register **COMPARATOR VOLTAGE REFERENCE REGISTER MAP** | | | 0 | 0( | l | |------|---------------------------------|-------|--------------|------------------------------------------------------------------------------------------| | S | HI Reset: | 0000 | 0000 | | | | 16/0 | 1 | | | | | 17/1 | ١ | 3:0> | | | | 18/2 | I | CVR<3:0> | | | | 19/3 | ı | | | | | 20/4 | ı | CVRSS | | | | 21/5 | ı | CVROE CVRS | | | | 22/6 | I | CVROE | | | | 23/7 | I | _ | | | Bits | 24/8 | I | _ | exadecima | | | 25/9 | I | 1 | d ni nwods | | | 26/10 | ı | 1 | nknown value on Reset:—= unimplemented read as '0'. Reset values are shown in hexadecima | | | 27/11 | ı | - | das '∩' Res | | | 28/12 | I | _ | nented read | | | 29/13 | I | ı | = unimpler | | | 30/14 | 1 | ı | n Reset: — | | | 31/15 | I | NO | wn value o | | ŧ | Bit Range | 31:16 | 15:0 | × = unkno | | | Register<br>Name <sup>(1)</sup> | | 2022 | -i | | ssə | Virtual Addr<br>(#_0878) | 000 | 2006 | Legen | All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. **TABLE 24-1:** #### REGISTER 24-1: CVRCON: COMPARATOR VOLTAGE REFERENCE CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 00.46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | 15:8 | ON <sup>(1)</sup> | _ | _ | _ | _ | _ | _ | _ | | 7:0 | U-0 | R/W-0 | 7:0 | _ | CVROE | CVRR | CVRSS | | CVR | <3:0> | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ON: Comparator Voltage Reference On bit (1) 1 = Module is enabled Setting this bit does not affect other bits in the register. 0 = Module is disabled and does not consume current. Clearing this bit does not affect the other bits in the register. bit 14-7 Unimplemented: Read as '0' bit 6 CVROE: CVREFOUT Enable bit 1 = Voltage level is output on CVREFOUT pin 0 = Voltage level is disconnected from CVREFOUT pin bit 5 CVRR: CVREF Range Selection bit 1 = 0 to 0.67 CVRSRC, with CVRSRC/24 step size 0 = 0.25 CVRSRC to 0.75 CVRSRC, with CVRSRC/32 step size bit 4 CVRSS: CVREF Source Selection bit 1 = Comparator voltage reference source, CVRSRC = (VREF+) – (VREF-) 0 = Comparator voltage reference source, CVRSRC = AVDD - AVSS bit 3-0 CVR<3:0>: CVREF Value Selection $0 \le CVR < 3:0 > \le 15$ bits When CVRR = 1: CVREF = (CVR<3:0>/24) • (CVRSRC) When CVRR = 0: CVREF = 1/4 • (CVRSRC) + (CVR<3:0>/32) • (CVRSRC) **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. | NOTES: | | <br> | | |--------|--|------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ### 25.0 CHARGE TIME **MEASUREMENT UNIT (CTMU)** Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 37. "Charge Time Measurement Unit (CTMU)" (DS60001167), which is available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). The Charge Time Measurement Unit (CTMU) is a flexible analog module that has a configurable current source with a digital configuration circuit built around it. The CTMU can be used for differential time measurement between pulse sources and can be used for generating an asynchronous pulse. By working with other on-chip analog modules, the CTMU can be used for high resolution time measurement, measure capacitance, measure relative changes in capacitance or generate output pulses with a specific time delay. The CTMU is ideal for interfacing with capacitive-based sensors. The CTMU module includes the following key features: - · Up to 13 channels available for capacitive or time measurement input - On-chip precision current source - 16-edge input trigger sources - · Selection of edge or level-sensitive inputs - · Polarity control for each edge source - · Control of edge sequence - · Control of response to edges - High precision time measurement - · Time delay of external or internal signal asynchronous to system clock - Integrated temperature sensing diode - Control of current source during auto-sampling - · Four current source ranges - · Time measurement resolution of one nanosecond A block diagram of the CTMU is shown in Figure 25-1. **FIGURE 25-1:** CTMU BLOCK DIAGRAM # **CTMU Control Registers** 25.1 **CTMU REGISTER MAP** TABLE 25-1: | s | tjəsə別 IIA | 0000 | 0000 | | | | |------|---------------------------------|----------------------------------|-------------------------|--|--|--| | | 16/0 | 1 | IRNG<1:0> | | | | | | 17/1 | ı | IRNĢ | | | | | | 18/2 | | | | | | | | 19/3 | EDG2SEL<3:0> | | | | | | | 20/4 | EDG2 | (5:0> | | | | | | 21/5 | | ITRIM<5:0> | | | | | | 22/6 | EDG2POL | | | | | | | 23/7 | EDG2MOD | | | | | | Bits | 24/8 | EDG1STAT | CTTRIG | | | | | | 25/9 | EDG2STAT EDG1STAT EDG2MOD EDG2PO | IDISSEN | | | | | | 26/10 | | EDGSEQEN IDISSEN CTTRIG | | | | | | 27/11 | 1SEL<3:0> | EDGEN | | | | | | 28/12 | EDG18 | TGEN | | | | | | 29/13 | | CTMUSIDL | | | | | | 30/14 | EDG1POL | - | | | | | | 31/15 | EDG1MOD | S | | | | | ŧ | Bit Range | 31:16 | 15:0 | | | | | | Register<br>Name <sup>(1)</sup> | | | | | | | | Virtual Addr<br>(#_0878) | 000 | 977 | | | | | | | | | | | | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. REGISTER 25-1: CTMUCON: CTMU CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|------------------------------|-------------------|-------------------|---------------------|-------------------|-------------------|------------------------|------------------| | 31:24 | R/W-0 | 31.24 | EDG1MOD EDG1POL EDG1SEL<3:0> | | | | | EDG2STAT | EDG1STAT | | | 23:16 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | | 23.10 | EDG2MOD | EDG2POL | | EDG2S | _ | _ | | | | 15:8 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 15.6 | ON | | CTMUSIDL | TGEN <sup>(1)</sup> | EDGEN | EDGSEQEN | IDISSEN <sup>(2)</sup> | CTTRIG | | 7:0 | R/W-0 | 7.0 | ITRIM<5:0> | | | | | | | <1:0> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31 EDG1MOD: Edge1 Edge Sampling Select bit 1 = Input is edge-sensitive 0 = Input is level-sensitive bit 30 EDG1POL: Edge 1 Polarity Select bit 1 = Edge1 programmed for a positive edge response 0 = Edge1 programmed for a negative edge response bit 29-26 EDG1SEL<3:0>: Edge 1 Source Select bits 1111 = C3OUT pin is selected 1110 = C2OUT pin is selected 1101 = C1OUT pin is selected 1100 = IC3 Capture Event is selected 1011 = IC2 Capture Event is selected 1010 = IC1 Capture Event is selected 1001 = CTED8 pin is selected 1000 = CTED7 pin is selected 0111 = CTED6 pin is selected 0110 = CTED5 pin is selected 0101 = CTED4 pin is selected 0100 = CTED3 pin is selected 0011 = CTED1 pin is selected 0010 = CTED2 pin is selected 0001 = OC1 Compare Event is selected 0000 = Timer1 Event is selected bit 25 EDG2STAT: Edge2 Status bit Indicates the status of Edge2 and can be written to control edge source 1 = Edge2 has occurred 0 = Edge2 has not occurred - **Note 1:** When this bit is set for Pulse Delay Generation, the EDG2SEL<3:0> bits must be set to '1110' to select C2OUT. - 2: The ADC module Sample and Hold capacitor is not automatically discharged between sample/conversion cycles. Software using the ADC as part of a capacitive measurement, must discharge the ADC capacitor before conducting the measurement. The IDISSEN bit, when set to '1', performs this function. The ADC module must be sampling while the IDISSEN bit is active to connect the discharge sink to the capacitor array. - 3: Refer to the CTMU Current Source Specifications (Table 30-41) in Section 30.0 "Electrical Characteristics" for current values. - **4:** This bit setting is not available for the CTMU temperature diode. #### REGISTER 25-1: CTMUCON: CTMU CONTROL REGISTER (CONTINUED) bit 24 EDG1STAT: Edge1 Status bit Indicates the status of Edge1 and can be written to control edge source 1 = Edge1 has occurred 0 = Edge1 has not occurred bit 23 EDG2MOD: Edge2 Edge Sampling Select bit 1 = Input is edge-sensitive 0 = Input is level-sensitive bit 22 EDG2POL: Edge 2 Polarity Select bit 1 = Edge2 programmed for a positive edge response 0 = Edge2 programmed for a negative edge response bit 21-18 EDG2SEL<3:0>: Edge 2 Source Select bits 1111 = C3OUT pin is selected 1110 = C2OUT pin is selected 1101 = C1OUT pin is selected 1100 = PBCLK clock is selected 1011 = IC3 Capture Event is selected 1010 = IC2 Capture Event is selected 1001 = IC1 Capture Event is selected 1000 = CTED13 pin is selected 0111 = CTED12 pin is selected 0110 = CTED11 pin is selected 0101 = CTED10 pin is selected 0100 = CTED9 pin is selected 0011 = CTED1 pin is selected 0010 = CTED2 pin is selected 0001 = OC1 Compare Event is selected 0000 = Timer1 Event is selected bit 17-16 Unimplemented: Read as '0' ON: ON Enable bit bit 15 1 = Module is enabled 0 = Module is disabled bit 14 Unimplemented: Read as '0' CTMUSIDL: Stop in Idle Mode bit bit 13 1 = Discontinue module operation when the device enters Idle mode 0 = Continue module operation when the device enters Idle mode TGEN: Time Generation Enable bit(1) bit 12 1 = Enables edge delay generation 0 = Disables edge delay generation bit 11 EDGEN: Edge Enable bit 1 = Edges are not blocked 0 = Edges are blocked Note 1: When this bit is set for Pulse Delay Generation, the EDG2SEL<3:0> bits must be set to '1110' to select C2OUT. 2: The ADC module Sample and Hold capacitor is not automatically discharged between sample/conversion - - cycles. Software using the ADC as part of a capacitive measurement, must discharge the ADC capacitor before conducting the measurement. The IDISSEN bit, when set to '1', performs this function. The ADC module must be sampling while the IDISSEN bit is active to connect the discharge sink to the capacitor array. - 3: Refer to the CTMU Current Source Specifications (Table 30-41) in Section 30.0 "Electrical Characteristics" for current values. - 4: This bit setting is not available for the CTMU temperature diode. #### REGISTER 25-1: CTMUCON: CTMU CONTROL REGISTER (CONTINUED) - bit 10 EDGSEQEN: Edge Sequence Enable bit 1 = Edge1 must occur before Edge2 can occur 0 = No edge sequence is needed IDISSEN: Analog Current Source Control bit(2) bit 9 1 = Analog current source output is grounded 0 = Analog current source output is not grounded bit 8 **CTTRIG:** Trigger Control bit 1 = Trigger output is enabled 0 = Trigger output is disabled bit 7-2 ITRIM<5:0>: Current Source Trim bits 011111 = Maximum positive change from nominal current 011110 000001 = Minimum positive change from nominal current 000000 = Nominal current output specified by IRNG<1:0> 111111 = Minimum negative change from nominal current - 100001 = Maximum negative change from nominal current - bit 1-0 IRNG<1:0>: Current Range Select bits<sup>(3)</sup> - 11 = 100 times base current - 10 = 10 times base current - 01 = Base current level 100010 - $00 = 1000 \text{ times base current}^{(4)}$ - **Note 1:** When this bit is set for Pulse Delay Generation, the EDG2SEL<3:0> bits must be set to '1110' to select C2OUT. - 2: The ADC module Sample and Hold capacitor is not automatically discharged between sample/conversion cycles. Software using the ADC as part of a capacitive measurement, must discharge the ADC capacitor before conducting the measurement. The IDISSEN bit, when set to '1', performs this function. The ADC module must be sampling while the IDISSEN bit is active to connect the discharge sink to the capacitor array. - 3: Refer to the CTMU Current Source Specifications (Table 30-41) in Section 30.0 "Electrical Characteristics" for current values. - 4: This bit setting is not available for the CTMU temperature diode. | | | <br> | | |--------|--|------|--| | NOTES: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### 26.0 POWER-SAVING FEATURES Reference Microchip Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 10. "Power-Saving Features" (DS60001130), which is available from the Documentation > Manual section PIC32 of the site web This section describes power-saving features for the PIC32MX1XX/2XX 28/36/44-pin Family. The PIC32 devices offer a total of nine methods and modes, organized into two categories, that allow the user to balance power consumption with device performance. In all of the methods and modes described in this section, power-saving is controlled by software. (www.microchip.com/pic32) #### 26.1 Power Saving with CPU Running When the CPU is running, power consumption can be controlled by reducing the CPU clock frequency, lowering the PBCLK and by individually disabling modules. These methods are grouped into the following categories: - FRC Run mode: the CPU is clocked from the FRC clock source with or without postscalers - LPRC Run mode: the CPU is clocked from the LPRC clock source - Sosc Run mode: the CPU is clocked from the Sosc clock source In addition, the Peripheral Bus Scaling mode is available where peripherals are clocked at the programmable fraction of the CPU clock (SYSCLK). #### 26.2 CPU Halted Methods The device supports two power-saving modes, Sleep and Idle, both of which Halt the clock to the CPU. These modes operate with all clock sources, as follows: - Posc Idle mode: the system clock is derived from the Posc. The system clock source continues to operate. Peripherals continue to operate, but can optionally be individually disabled. - FRC Idle mode: the system clock is derived from the FRC with or without postscalers. Peripherals continue to operate, but can optionally be individually disabled. - Sosc Idle mode: the system clock is derived from the Sosc. Peripherals continue to operate, but can optionally be individually disabled. - LPRC Idle mode: the system clock is derived from the LPRC. Peripherals continue to operate, but can optionally be individually disabled. This is the lowest power mode for the device with a clock running. - Sleep mode: the CPU, the system clock source and any peripherals that operate from the system clock source are Halted. Some peripherals can operate in Sleep using specific clock sources. This is the lowest power mode for the device. #### 26.3 Power-Saving Operation Peripherals and the CPU can be Halted or disabled to further reduce power consumption. #### 26.3.1 SLEEP MODE Sleep mode has the lowest power consumption of the device power-saving operating modes. The CPU and most peripherals are Halted. Select peripherals can continue to operate in Sleep mode and can be used to wake the device from Sleep. See the individual peripheral module sections for descriptions of behavior in Sleep. Sleep mode includes the following characteristics: - · The CPU is halted - The system clock source is typically shutdown. See Section 26.3.3 "Peripheral Bus Scaling Method" for specific information. - There can be a wake-up delay based on the oscillator selection - The Fail-Safe Clock Monitor (FSCM) does not operate during Sleep mode - The BOR circuit remains operative during Sleep mode - The WDT, if enabled, is not automatically cleared prior to entering Sleep mode - Some peripherals can continue to operate at limited functionality in Sleep mode. These peripherals include I/O pins that detect a change in the input signal, WDT, ADC, UART and peripherals that use an external clock input or the internal LPRC oscillator (e.g., RTCC, Timer1 and Input Capture). - I/O pins continue to sink or source current in the same manner as they do when the device is not in Sleep - The USB module can override the disabling of the Posc or FRC. Refer to the USB section for specific details. - Modules can be individually disabled by software prior to entering Sleep in order to further reduce consumption The processor will exit, or 'wake-up', from Sleep on one of the following events: - On any interrupt from an enabled source that is operating in Sleep. The interrupt priority must be greater than the current CPU priority. - · On any form of device Reset - · On a WDT time-out If the interrupt priority is lower than or equal to the current priority, the CPU will remain Halted, but the PBCLK will start running and the device will enter into Idle mode. #### 26.3.2 IDLE MODE In Idle mode, the CPU is Halted but the System Clock (SYSCLK) source is still enabled. This allows peripherals to continue operation when the CPU is Halted. Peripherals can be individually configured to Halt when entering Idle by setting their respective SIDL bit. Latency, when exiting Idle mode, is very low due to the CPU oscillator source remaining active. - Note 1: Changing the PBCLK divider ratio requires recalculation of peripheral timing. For example, assume the UART is configured for 9600 baud with a PB clock ratio of 1:1 and a Posc of 8 MHz. When the PB clock divisor of 1:2 is used, the input frequency to the baud clock is cut in half; therefore, the baud rate is reduced to 1/2 its former value. Due to numeric truncation in calculations (such as the baud rate divisor), the actual baud rate may be a tiny percentage different than expected. For this reason, any timing calculation required for a peripheral should be performed with the new PB clock frequency instead of scaling the previous value based on a change in the PB divisor - 2: Oscillator start-up and PLL lock delays are applied when switching to a clock source that was disabled and that uses a crystal and/or the PLL. For example, assume the clock source is switched from Posc to LPRC just prior to entering Sleep in order to save power. No oscillator start-up delay would be applied when exiting Idle. However, when switching back to Posc, the appropriate PLL and/or oscillator start-up/lock delays would be applied. The device enters Idle mode when the SLPEN (OSCCON<4>) bit is clear and a WAIT instruction is executed. The processor will wake or exit from Idle mode on the following events: - On any interrupt event for which the interrupt source is enabled. The priority of the interrupt event must be greater than the current priority of the CPU. If the priority of the interrupt event is lower than or equal to current priority of the CPU, the CPU will remain Halted and the device will remain in Idle mode. - · On any form of device Reset - · On a WDT time-out interrupt # 26.3.3 PERIPHERAL BUS SCALING METHOD Most of the peripherals on the device are clocked using the PBCLK. The Peripheral Bus can be scaled relative to the SYSCLK to minimize the dynamic power consumed by the peripherals. The PBCLK divisor is controlled by PBDIV<1:0> (OSCCON<20:19>), allowing SYSCLK to PBCLK ratios of 1:1, 1:2, 1:4 and 1:8. All peripherals using PBCLK are affected when the divisor is changed. Peripherals such as the USB, Interrupt Controller, DMA, and the bus matrix are clocked directly from SYSCLK. As a result, they are not affected by PBCLK divisor changes. Changing the PBCLK divisor affects: - The CPU to peripheral access latency. The CPU has to wait for next PBCLK edge for a read to complete. In 1:8 mode, this results in a latency of one to seven SYSCLKs. - The power consumption of the peripherals. Power consumption is directly proportional to the frequency at which the peripherals are clocked. The greater the divisor, the lower the power consumed by the peripherals. To minimize dynamic power, the PB divisor should be chosen to run the peripherals at the lowest frequency that provides acceptable system performance. When selecting a PBCLK divider, peripheral clock requirements, such as baud rate accuracy, should be taken into account. For example, the UART peripheral may not be able to achieve all baud rate values at some PBCLK divider depending on the SYSCLK value. #### 26.4 Peripheral Module Disable The Peripheral Module Disable (PMD) registers provide a method to disable a peripheral module by stopping all clock sources supplied to that module. When a peripheral is disabled using the appropriate PMD control bit, the peripheral is in a minimum power consumption state. The control and status registers associated with the peripheral are also disabled, so writes to those registers do not have effect and read values are invalid. To disable a peripheral, the associated PMDx bit must be set to '1'. To enable a peripheral, the associated PMDx bit must be cleared (default). See Table 26-1 for more information. Note: Disabling a peripheral module while it's ON bit is set, may result in undefined behavior. The ON bit for the associated peripheral module must be cleared prior to disable a module via the PMDx bits. TABLE 26-1: PERIPHERAL MODULE DISABLE BITS AND LOCATIONS | Peripheral <sup>(1)</sup> | PMDx bit Name <sup>(1)</sup> | Register Name and Bit Location | |------------------------------|------------------------------|--------------------------------| | ADC1 | AD1MD | PMD1<0> | | СТМИ | CTMUMD | PMD1<8> | | Comparator Voltage Reference | CVRMD | PMD1<12> | | Comparator 1 | CMP1MD | PMD2<0> | | Comparator 2 | CMP2MD | PMD2<1> | | Comparator 3 | CMP3MD | PMD2<2> | | Input Capture 1 | IC1MD | PMD3<0> | | Input Capture 2 | IC2MD | PMD3<1> | | Input Capture 3 | IC3MD | PMD3<2> | | Input Capture 4 | IC4MD | PMD3<3> | | Input Capture 5 | IC5MD | PMD3<4> | | Output Compare 1 | OC1MD | PMD3<16> | | Output Compare 2 | OC2MD | PMD3<17> | | Output Compare 3 | OC3MD | PMD3<18> | | Output Compare 4 | OC4MD | PMD3<19> | | Output Compare 5 | OC5MD | PMD3<20> | | Timer1 | T1MD | PMD4<0> | | Timer2 | T2MD | PMD4<1> | | Timer3 | T3MD | PMD4<2> | | Timer4 | T4MD | PMD4<3> | | Timer5 | T5MD | PMD4<4> | | UART1 | U1MD | PMD5<0> | | UART2 | U2MD | PMD5<1> | | SPI1 | SPI1MD | PMD5<8> | | SPI2 | SPI2MD | PMD5<9> | | I2C1 | I2C1MD | PMD5<16> | | I2C2 | I2C2MD | PMD5<17> | | USB <sup>(2)</sup> | USBMD | PMD5<24> | | RTCC | RTCCMD | PMD6<0> | | Reference Clock Output | REFOMD | PMD6<1> | | PMP | PMPMD | PMD6<16> | Note 1: Not all modules and associated PMDx bits are available on all devices. See TABLE 1: "PIC32MX1XX 28/36/44-Pin General Purpose Family Features" and TABLE 2: "PIC32MX2XX 28/36/44-pin USB Family Features" for the lists of available peripherals. <sup>2:</sup> The module must not be busy after clearing the associated ON bit and prior to setting the USBMD bit. # 26.4.1 CONTROLLING CONFIGURATION CHANGES Because peripherals can be disabled during run time, some restrictions on disabling peripherals are needed to prevent accidental configuration changes. PIC32 devices include two features to prevent alterations to enabled or disabled peripherals: - · Control register lock sequence - · Configuration bit select lock #### 26.4.1.1 Control Register Lock Under normal operation, writes to the PMDx registers are not allowed. Attempted writes appear to execute normally, but the contents of the registers remain unchanged. To change these registers, they must be unlocked in hardware. The register lock is controlled by the Configuration bit, PMDLOCK (CFGCON<12>). Setting PMDLOCK prevents writes to the control registers; clearing PMDLOCK allows writes. To set or clear PMDLOCK, an unlock sequence must be executed. Refer to **Section 6. "Oscillator"** (DS60001112) in the "PIC32 Family Reference Manual" for details. #### 26.4.1.2 Configuration Bit Select Lock As an additional level of safety, the device can be configured to prevent more than one write session to the PMDx registers. The Configuration bit, PMDL1WAY (DEVCFG3<28>), blocks the PMDLOCK bit from being cleared after it has been set once. If PMDLOCK remains set, the register unlock procedure does not execute, and the peripheral pin select control registers cannot be written to. The only way to clear the bit and re-enable PMD functionality is to perform a device Reset. PERIPHERAL MODULE DISABLE REGISTER MAP **TABLE 26-2:** | s | Figure 1 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | Ī | |---------------------------------|-----------------------------|-------|--------|--------|--------|-------|-------|-------|-------------|--------|--------|--------|--------|---------------------------------------------------------------------------------------------------| | | 16/0 | 1 | AD1MD | ı | CMP1MD | OC1MD | IC1MD | ı | T1MD | 12C1MD | U1MD | PMPMD | RTCCMD | • | | | 1/11 | 1 | 1 | ı | CMP2MD | OCZMD | IC2MD | I | T2MD | I2C1MD | UZMD | I | REFOMD | | | | 18/2 | I | ı | ı | CMP3MD | OC3MD | IC3MD | ı | T3MD | I | I | ı | 1 | | | | 19/3 | - | ı | ı | 1 | OC4MD | IC4MD | - | T4MD | - | - | ı | - | | | | 20/4 | ı | ı | ı | ı | OCSMD | ICSMD | ı | TSMD | ı | ı | ı | ı | | | | 21/5 | 1 | I | I | I | Ι | Ι | I | _ | I | I | I | I | | | | 22/6 | 1 | I | 1 | I | I | I | I | I | I | I | 1 | I | | | Bits | 23/7 | 1 | 1 | 1 | 1 | 1 | ı | ı | ı | ı | ı | 1 | ı | cimal. | | | 24/8 | 1 | CTMUMD | ı | ı | ı | ı | ı | ı | USB1MD | SP11MD | ı | ı | in hexade | | | 25/9 | I | 1 | I | I | I | I | I | I | I | SPI2MD | I | I | s are shown | | | 26/10 | 1 | 1 | 1 | 1 | 1 | I | I | I | I | I | 1 | I | eset values | | | 27/11 | 1 | I | 1 | 1 | 1 | ı | ı | ı | ı | ı | 1 | ı | d as '○'. Re | | | 28/12 | 1 | CVRMD | I | I | I | I | I | I | I | I | ı | I | nented. res | | | 29/13 | 1 | I | 1 | 1 | 1 | ı | ı | ı | ı | ı | 1 | ı | × = nuknown value on Reset: — = nnimplemented: read as '0'. Reset values are shown in hexadecimal | | | 30/14 | 1 | I | 1 | I | I | I | I | I | I | I | 1 | I | n Reset: - | | | 31/15 | 1 | ı | 1 | ı | ı | ı | ı | ı | ı | ı | 1 | ı | n value or | | ŧ | Bit Range | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | 31:16 | 15:0 | unknow | | Register<br>Name <sup>(1)</sup> | | 2000 | 2 | 200 | FIND2 | COMO | 20 | NO MO | Γ<br>Σ<br>Τ | DAAD. | 200 | 90110 | 20 | | | | Virtual Address<br>(BF80_#) | | F240 | i<br>L | D674 | Č | N 200 | 7070 | 0/74 | C | U874 | G<br>G | 0874 | Legend: | All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET and INV Registers" for more information. Note | NOTES: | <br> | <br> | | |--------|------|------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### 27.0 SPECIAL FEATURES Note: This data sheet summarizes the features of the PIC32MX1XX/2XX 28/36/44-pin Family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Configuration" Section 32. (DS60001124) Section and "Programming and Diagnostics" (DS60001129), which are available from the Documentation > Reference Manual section of the Microchip PIC32 web site (www.microchip.com/pic32). PIC32MX1XX/2XX 28/36/44-pin Family devices include the following features intended to maximize application flexibility, reliability and minimize cost through elimination of external components. - · Flexible device configuration - · Joint Test Action Group (JTAG) interface - In-Circuit Serial Programming™ (ICSP™) #### 27.1 Configuration Bits The Configuration bits can be programmed using the following registers to select various device configurations. - DEVCFG0: Device Configuration Word 0 - DEVCFG1: Device Configuration Word 1 - DEVCFG2: Device Configuration Word 2 - DEVCFG3: Device Configuration Word 3 - · CFGCON: Configuration Control Register In addition, the DEVID register (Register 27-6) provides device and revision information. DEBUG<1:0> JTAGEN FNOSC<2:0> PWP<8:6>(2) WDTPS<4:0> **Configuration Registers** | TAB | TABLE 27-1 | <u></u> | DEVCFG: | DEVICE | CONF | GURATIC | )M NC | DEVCFG: DEVICE CONFIGURATION WORD SUMMARY | IMARY | i | | | | | | |---------------------------|------------------|-----------|-------------------------------------|----------|-----------|-------------|-------|-------------------------------------------|------------------|-----------------------|------|--------|--------------|----------|------| | se | | ; | | | | | | | | DITS | | | | | | | Virtual Addro<br>(#_0278) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | | Ĺ | ĺ | 31:16 | FVBUSONIO FUSBIDIO IOL1WAY PMDL1WAY | FUSBIDIO | IOL1WAY | PMDL1WAY | I | 1 | 1 | | I | ı | I | ı | 1 | | OBL<br>OBL | DEVCFG3 | 15:0 | | | | | | | | USERID<15.0> | 5:0> | | | | | | 7 7 200 | | 31:16 | 1 | ı | ı | ı | ı | 1 | I | 1 | ı | ı | I | ı | | | 001<br>1001 | Į | 15:0 | UPLLEN(1) | ı | ı | 1 | 1 | UPL | UPLLIDIV<2:0>(1) | (1) | 1 | 世 | FPLLMUL<2:0> | A | 1 | | 0000 | 70101 | 31:16 | - | ı | ı | 1 | ı | 1 | <b>FWDTWIN</b> | FWDTWINSZ<1:0> FWDTEN | | WINDIS | I | | | | מבום | חבא | 15:0 | FCKSM<1:0> | <1:0> | FPBDI | FPBDIV<1:0> | 1 | OSCIOFNC POSCMOD<1:0> | POSCMC | D<1:0> | IESO | 1 | FSOSCEN | ı | 1 | | Cado | יטבייים | 31:16 | - | ı | Ι | CP | ı | 1 | I | BWP | ı | ı | l | ı | 1 | | ב<br>ב | ל היים | 15.0 | | | -0.9/O/VG | 70.4 | | | | | | | | -0.17 IJ | 4.0 | stesef IIA 16/0 17/1 18/2 FPLLODIV<2:0> FPLLIDIV<2:0> > x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. This bit is only available on PIC32MX2XX devices. PWP<8:7> are only available on devices with 256 KB of Flash. Legend: Note 1 DEVICE ID, REVISION, AND CONFIGURATION SUMMARY 27-2: TABLE : | (1) | ztəzəЯ IIA | $\times \times \times \times (1)$ | XXXX (1) | 0000 | 000B | 0000 | 0000 | |------|--------------------------|-----------------------------------|-------------|--------|----------------|--------------|------| | | 16/0 | | | - | TDOEN | | | | | 17/1 | | | ı | ı | | | | | 18/2 | | | ı | ı | | | | | 19/3 | | | - | JTAGEN | | | | | 20/4 | | | ı | Ι | | | | | 21/5 | DEVID<27:16> | | 1 | I | | | | | 22/6 | DEVID | | ı | ı | | | | its | 23/7 | | DEVID<15:0> | 1 | ı | V/24.0> | 2 | | Bits | 24/8 | | DEVID | - | ı | SYSKEY<31:0> | 200 | | | 25/9 | | | 1 | Ι | | | | | 26/10 | | | 1 | - | | | | | 27/11 | | | ı | 1 | | | | | 28/12 | | | ı | IOLOCK PMDLOCK | | | | | 29/13 | VER<3:0> | | 1 | IOLOCK | | | | | 30/14 | VER | | ı | Ι | | | | | 31/15 | | | ı | 1 | | | | ŧ | Bit Range | 31:16 | 15.0 | 31:16 | 15:0 | 31:16 | 15:0 | | | Register<br>ปลme | | LZZU DEVID | 14000E | | 31:16 | | | ssə | Virtual Addr<br>(#_0878) | CCC | L770 | L | 1700<br>1700 | , 000 | 7230 | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal Reset values are dependent on the device variant. #### REGISTER 27-1: DEVCFG0: DEVICE CONFIGURATION WORD 0 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|----------------------|-----------------------|------------------|------------------| | 24:24 | r-0 | r-1 | r-1 | R/P | r-1 | r-1 | r-1 | R/P | | 31:24 | _ | _ | _ | CP | _ | _ | _ | BWP | | 22:46 | r-1 | r-1 | r-1 | r-1 | r-1 | R/P | R/P | R/P | | 23:16 | _ | _ | _ | _ | _ | I | PWP<8:6>(3) | | | 15.0 | R/P | R/P | R/P | R/P | R/P | R/P | r-1 | r-1 | | 15:8 | | | PWP< | 5:0> | | | _ | _ | | 7.0 | r-1 | r-1 | r-1 | R/P | R/P | R/P | R/P | R/P | | 7:0 | - | - | _ | ICESEL | <1:0> <sup>(2)</sup> | JTAGEN <sup>(1)</sup> | DEBU | G<1:0> | | Legend: | r = Reserved bit | P = Programmable bit | | |-------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented b | it, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 31 Reserved: Write '0' bit 30-29 Reserved: Write '1' bit 28 CP: Code-Protect bit Prevents boot and program Flash memory from being read or modified by an external programming device. 1 = Protection is disabled0 = Protection is enabled bit 27-25 Reserved: Write '1' bit 24 **BWP:** Boot Flash Write-Protect bit Prevents boot Flash memory from being modified during code execution. 1 = Boot Flash is writable0 = Boot Flash is not writable bit 23-19 Reserved: Write '1' Note 1: This bit sets the value for the JTAGEN bit in the CFGCON register. - 2: The PGEC4/PGED4 pin pair is not available on all devices. Refer to the "Pin Diagrams" section for availability. - 3: The PWP<8:7> bits are only available on devices with 256 KB Flash. #### REGISTER 27-1: DEVCFG0: DEVICE CONFIGURATION WORD 0 (CONTINUED) bit 18-10 PWP<8:0>: Program Flash Write-Protect bits<sup>(3)</sup> ``` Prevents selected program Flash memory pages from being modified during code execution. 111111111 = Disabled 111111110 = Memory below 0x0400 address is write-protected 111111101 = Memory below 0x0800 address is write-protected 1111111100 = Memory below 0x0C00 address is write-protected 111111011 = Memory below 0x1000 (4K) address is write-protected 1111111010 = Memory below 0x1400 address is write-protected 1111111001 = Memory below 0x1800 address is write-protected 1111111000 = Memory below 0x1C00 address is write-protected 111110111 = Memory below 0x2000 (8K) address is write-protected 111110110 = Memory below 0x2400 address is write-protected 111110101 = Memory below 0x2800 address is write-protected 111110100 = Memory below 0x2C00 address is write-protected 111110011 = Memory below 0x3000 address is write-protected 111110010 = Memory below 0x3400 address is write-protected 111110001 = Memory below 0x3800 address is write-protected 111110000 = Memory below 0x3C00 address is write-protected 111101111 = Memory below 0x4000 (16K) address is write-protected 110111111 = Memory below 0x10000 (64K) address is write-protected 101111111 = Memory below 0x20000 (128K) address is write-protected 011111111 = Memory below 0x40000 (256K) address is write-protected 000000000 = All possible memory is write-protected Reserved: Write '1' ICESEL<1:0>: In-Circuit Emulator/Debugger Communication Channel Select bits(2) 11 = PGEC1/PGED1 pair is used 10 = PGEC2/PGED2 pair is used 01 = PGEC3/PGED3 pair is used 00 = PGEC4/PGED4 pair is used(2) JTAGEN: JTAG Enable bit(1) 1 = JTAG is enabled 0 = JTAG is disabled DEBUG<1:0>: Background Debugger Enable bits (forced to '11' if code-protect is enabled) 11 = Debugger is disabled 0x = Debugger is enabled 2: The PGEC4/PGED4 pin pair is not available on all devices. Refer to the "Pin Diagrams" section for availability. ``` - **Note 1:** This bit sets the value for the JTAGEN bit in the CFGCON register. - 3: The PWP<8:7> bits are only available on devices with 256 KB Flash. bit 9-5 bit 4-3 bit 2 bit 1-0 #### REGISTER 27-2: DEVCFG1: DEVICE CONFIGURATION WORD 1 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.04 | r-1 | r-1 | r-1 | r-1 | r-1 | r-1 | R/P | R/P | | 31:24 | _ | _ | _ | _ | _ | _ | FWDTWI | NSZ<1:0> | | 22.46 | R/P | R/P | r-1 | R/P | R/P | R/P | R/P | R/P | | 23:16 | FWDTEN | WINDIS | _ | | , | WDTPS<4:0> | | | | 45.0 | R/P | R/P | R/P | R/P | r-1 | R/P | R/P | R/P | | 15:8 | FCKSM | 1<1:0> | FPBDI | V<1:0> | _ | OSCIOFNC | POSCM | OD<1:0> | | 7.0 | R/P | r-1 | R/P | r-1 | r-1 | R/P | R/P | R/P | | 7:0 | IESO | _ | FSOSCEN | _ | _ | F | NOSC<2:0> | , | Legend:r = Reserved bitP = Programmable bitR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown bit 31-26 Reserved: Write '1' bit 25-24 FWDTWINSZ<1:0>: Watchdog Timer Window Size bits 11 = Window size is 25% 10 = Window size is 37.5% 01 = Window size is 50% 00 = Window size is 75% bit 23 FWDTEN: Watchdog Timer Enable bit 1 = Watchdog Timer is enabled and cannot be disabled by software 0 = Watchdog Timer is not enabled; it can be enabled in software bit 22 WINDIS: Watchdog Timer Window Enable bit 1 = Watchdog Timer is in non-Window mode 0 = Watchdog Timer is in Window mode bit 21 Reserved: Write '1' bit 20-16 WDTPS<4:0>: Watchdog Timer Postscale Select bits 10100 = 1:1048576 10011 = 1:524288 10010 = 1:262144 10001 = 1:131072 10000 = 1:65536 01111 = 1:32768 01110 = 1:16384 01101 = 1:8192 01100 = 1:4096 01011 = 1:2048 01010 = 1:1024 01001 = 1:512 01000 = 1:256 00111 = 1:128 00110 = 1:64 00101 = 1:32 00100 = 1:16 00011 = 1:8 00010 = 1:4 00001 = 1:200000 = 1:1 All other combinations not shown result in operation = 10100 Note 1: Do not disable the Posc (POSCMOD = 11) when using this oscillator source. #### REGISTER 27-2: DEVCFG1: DEVICE CONFIGURATION WORD 1 (CONTINUED) - bit 15-14 FCKSM<1:0>: Clock Switching and Monitor Selection Configuration bits - 1x = Clock switching is disabled, Fail-Safe Clock Monitor is disabled - 01 = Clock switching is enabled, Fail-Safe Clock Monitor is disabled - 00 = Clock switching is enabled, Fail-Safe Clock Monitor is enabled - bit 13-12 FPBDIV<1:0>: Peripheral Bus Clock Divisor Default Value bits - 11 = PBCLK is SYSCLK divided by 8 - 10 = PBCLK is SYSCLK divided by 4 - 01 = PBCLK is SYSCLK divided by 2 - 00 = PBCLK is SYSCLK divided by 1 - bit 11 Reserved: Write '1' - bit 10 OSCIOFNC: CLKO Enable Configuration bit - 1 = CLKO output disabled - 0 = CLKO output signal active on the OSCO pin; Primary Oscillator must be disabled or configured for the External Clock mode (EC) for the CLKO to be active (POSCMOD<1:0> = 11 or 00) - bit 9-8 POSCMOD<1:0>: Primary Oscillator Configuration bits - 11 = Primary Oscillator is disabled - 10 = HS Oscillator mode is selected - 01 = XT Oscillator mode is selected - 00 = External Clock mode is selected - bit 7 **IESO:** Internal External Switchover bit - 1 = Internal External Switchover mode is enabled (Two-Speed Start-up is enabled) - 0 = Internal External Switchover mode is disabled (Two-Speed Start-up is disabled) - bit 6 Reserved: Write '1' - bit 5 FSOSCEN: Secondary Oscillator Enable bit - 1 = Enable Secondary Oscillator - 0 = Disable Secondary Oscillator - bit 4-3 **Reserved:** Write '1' - bit 2-0 FNOSC<2:0>: Oscillator Selection bits - 111 = Fast RC Oscillator with divide-by-N (FRCDIV) - 110 = FRCDIV16 Fast RC Oscillator with fixed divide-by-16 postscaler - 101 = Low-Power RC Oscillator (LPRC) - 100 = Secondary Oscillator (Sosc) - 011 = Primary Oscillator (Posc) with PLL module (XT+PLL, HS+PLL, EC+PLL) - 010 = Primary Oscillator (XT, HS, EC)(1) - 001 = Fast RC Oscillator with divide-by-N with PLL module (FRCDIV+PLL) - 000 = Fast RC Oscillator (FRC) - **Note 1:** Do not disable the Posc (POSCMOD = 11) when using this oscillator source. #### REGISTER 27-3: DEVCFG2: DEVICE CONFIGURATION WORD 2 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-----------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | r-1 | 31:24 | _ | _ | _ | _ | _ | | _ | _ | | 00.46 | r-1 | r-1 | r-1 | r-1 | r-1 | R/P | R/P | R/P | | 23:16 | _ | - - - | | | _ | FI | PLLODIV<2:0 | )> | | 45.0 | R/P | r-1 | r-1 | r-1 | r-1 | R/P | R/P | R/P | | 15:8 | UPLLEN <sup>(1)</sup> | _ | _ | _ | _ | UF | PLLIDIV<2:0> | (1) | | 7.0 | r-1 | R/P-1 | R/P | R/P-1 | r-1 | R/P | R/P | R/P | | 7:0 | _ | F | PLLMUL<2:0> | • | _ | F | PLLIDIV<2:0 | > | Legend:r = Reserved bitP = Programmable bitR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown ``` bit 31-19 Reserved: Write '1' ``` bit 18-16 FPLLODIV<2:0>: Default PLL Output Divisor bits 111 = PLL output divided by 256 110 = PLL output divided by 64 101 = PLL output divided by 32 100 = PLL output divided by 16 011 = PLL output divided by 8 010 = PLL output divided by 4 001 = PLL output divided by 2 000 = PLL output divided by 1 000 - 1 LL output divided by 1 UPLLEN: USB PLL Enable bit<sup>(1)</sup> 1 = Disable and bypass USB PLL 0 = Enable USB PLL bit 14-11 Reserved: Write '1' bit 15 bit 10-8 **UPLLIDIV<2:0>:** USB PLL Input Divider bits<sup>(1)</sup> 111 = 12x divider 110 = 10x divider 101 **= 6x divider** 100 = 5x divider 011 = 4x divider 010 = 3x divider 010 = 3x divider 001 = 2x divider 000 = 1x divider bit 7 **Reserved:** Write '1' bit 6-4 FPLLMUL<2:0>: PLL Multiplier bits 111 = 24x multiplier 110 = 21x multiplier 101 = 20x multiplier 100 = 19x multiplier 011 = 18x multiplier 010 = 17x multiplier 001 = 16x multiplier 000 = 15x multiplier bit 3 Reserved: Write '1' Note 1: This bit is only available on PIC32MX2XX devices. #### REGISTER 27-3: DEVCFG2: DEVICE CONFIGURATION WORD 2 (CONTINUED) bit 2-0 FPLLIDIV<2:0>: PLL Input Divider bits 111 = 12x divider 110 = 10x divider 101 = 6x divider 100 **= 5x divider** 011 = 4x divider 010 = 3x divider 001 = 2x divider 000 = 1x divider Note 1: This bit is only available on PIC32MX2XX devices. #### REGISTER 27-4: DEVCFG3: DEVICE CONFIGURATION WORD 3 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | R/P | R/P | R/P | R/P | r-1 | r-1 | r-1 | r-1 | | 31:24 | FVBUSONIO | FUSBIDIO | IOL1WAY | PMDL1WAY | _ | _ | _ | _ | | 22:46 | r-1 | 23:16 | _ | _ | | _ | - | | - | _ | | 45.0 | R/P | 15:8 | | | | USERID< | 15:8> | | | | | 7:0 | R/P | 1.0 | | | | USERID< | 7:0> | | | | | Legend: | r = Reserved bit | P = Programmable bit | | |-------------------|------------------|---------------------------------------|----| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared x = Bit is unkno | wn | bit 31 FVBUSONIO: USB VBUSON Selection bit 1 = VBUSON pin is controlled by the USB module 0 = VBUSON pin is controlled by the port function FUSBIDIO: USB USBID Selection bit 1 = USBID pin is controlled by the USB module 0 = USBID pin is controlled by the port function bit 29 IOL1WAY: Peripheral Pin Select Configuration bit 1 = Allow only one reconfiguration0 = Allow multiple reconfigurations bit 28 PMDI1WAY: Peripheral Module Disable Configuration bit 1 = Allow only one reconfiguration0 = Allow multiple reconfigurations bit 27-16 Reserved: Write '1' bit 30 bit 15-0 USERID<15:0>: User ID bits This is a 16-bit value that is user-defined and is readable via ICSP™ and JTAG. #### REGISTER 27-5: CFGCON: CONFIGURATION CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-----------------------|------------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 22:46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | U-0 | U-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | _ | _ | IOLOCK <sup>(1)</sup> | PMDLOCK <sup>(1)</sup> | _ | _ | _ | _ | | 7.0 | U-0 | U-0 | U-0 | U-0 | R/W-1 | U-0 | U-1 | R/W-1 | | 7:0 | _ | _ | _ | _ | JTAGEN | _ | _ | TDOEN | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-14 Unimplemented: Read as '0' bit 13 IOLOCK: Peripheral Pin Select Lock bit(1) 1 = Peripheral Pin Select is locked. Writes to PPS registers is not allowed. 0 = Peripheral Pin Select is not locked. Writes to PPS registers is allowed. bit 12 **PMDLOCK:** Peripheral Module Disable bit (1) 1 = Peripheral module is locked. Writes to PMD registers is not allowed. 0 = Peripheral module is not locked. Writes to PMD registers is allowed. bit 11-4 Unimplemented: Read as '0' bit 3 JTAGEN: JTAG Port Enable bit 1 = Enable the JTAG port 0 = Disable the JTAG port bit 2-1 Unimplemented: Read as '1' bit 0 TDOEN: TDO Enable for 2-Wire JTAG bit 1 = 2-wire JTAG protocol uses TDO 0 = 2-wire JTAG protocol does not use TDO Note 1: To change this bit, the unlock sequence must be performed. Refer to Section 6. "Oscillator" (DS60001112) in the "PIC32 Family Reference Manual" for details. #### REGISTER 27-6: DEVID: DEVICE AND REVISION ID REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|---------------------|-------------------|-----------------------|-------------------|-----------------------|------------------| | 24.04 | R | R | R | R | R | R | R | R | | 31:24 | | VER< | 3:0> <sup>(1)</sup> | | | DEVID< | 27:24> <sup>(1)</sup> | | | 00:40 | R | R | R | R | R | R | R | R | | 23:16 | | | | DEVID<2 | 23:16> <sup>(1)</sup> | | | | | 45.0 | R | R | R | R | R | R | R | R | | 15:8 | | | | DEVID< | 15:8> <sup>(1)</sup> | | | | | 7.0 | R | R | R | R | R | R | R | R | | 7:0 | | | | DEVID< | <7:0> <sup>(1)</sup> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-28 **VER<3:0>:** Revision Identifier bits<sup>(1)</sup> bit 27-0 **DEVID<27:0>:** Device ID bits<sup>(1)</sup> Note 1: See the "PIC32 Flash Programming Specification" (DS60001145) for a list of Revision and Device ID values. #### 27.3 On-Chip Voltage Regulator All PIC32MX1XX/2XX 28/36/44-pin Family devices' core and digital logic are designed to operate at a nominal 1.8V. To simplify system designs, most devices in the PIC32MX1XX/2XX 28/36/44-pin Family family incorporate an on-chip regulator providing the required core logic voltage from VDD. A low-ESR capacitor (such as tantalum) must be connected to the VCAP pin (see Figure 27-1). This helps to maintain the stability of the regulator. The recommended value for the filter capacitor is provided in Section 30.1 "DC Characteristics". Note: It is important that the low-ESR capacitor is placed as close as possible to the VCAP pin. #### 27.3.1 ON-CHIP REGULATOR AND POR It takes a fixed delay for the on-chip regulator to generate an output. During this time, designated as TPU, code execution is disabled. TPU is applied every time the device resumes operation after any power-down, including Sleep mode. #### 27.3.2 ON-CHIP REGULATOR AND BOR PIC32MX1XX/2XX 28/36/44-pin Family devices also have a simple brown-out capability. If the voltage supplied to the regulator is inadequate to maintain a regulated level, the regulator Reset circuitry will generate a Brown-out Reset. This event is captured by the BOR flag bit (RCON<1>). The brown-out voltage levels are specific in Section 30.1 "DC Characteristics". # FIGURE 27-1: CONNECTIONS FOR THE ON-CHIP REGULATOR - Note 1: These are typical operating voltages. Refer to Section 30.1 "DC Characteristics" for the full operating ranges of VDD. - 2: It is important that the low-ESR capacitor is placed as close as possible to the VCAP pin. - **3:** The typical voltage on the VCAP pin is 1.8V. #### 27.4 Programming and Diagnostics PIC32MX1XX/2XX 28/36/44-pin Family devices provide a complete range of programming and diagnostic features that can increase the flexibility of any application using them. These features allow system designers to include: - Simplified field programmability using two-wire In-Circuit Serial Programming™ (ICSP™) interfaces - · Debugging using ICSP - Programming and debugging capabilities using the EJTAG extension of JTAG - JTAG boundary scan testing for device and board diagnostics PIC32 devices incorporate two programming and diagnostic modules, and a trace controller, that provide a range of functions to the application developer. Figure 27-2 illustrates a block diagram of the programming, debugging, and trace ports. FIGURE 27-2: BLOCK DIAGRAM OF PROGRAMMING, DEBUGGING AND TRACE #### 28.0 INSTRUCTION SET The PIC32MX1XX/2XX family instruction set complies with the MIPS32<sup>®</sup> Release 2 instruction set architecture. The PIC32 device family does not support the following features: - · Core extend instructions - · Coprocessor 1 instructions - · Coprocessor 2 instructions Note: Refer to "MIPS32® Architecture for Programmers Volume II: The MIPS32® Instruction Set" at www.imgtec.com for more information. | NOTES: | | | | |--------|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### 29.0 DEVELOPMENT SUPPORT The PIC® microcontrollers (MCU) and dsPIC® digital signal controllers (DSC) are supported with a full range of software and hardware development tools: - · Integrated Development Environment - MPLAB® X IDE Software - · Compilers/Assemblers/Linkers - MPLAB XC Compiler - MPASM™ Assembler - MPLINK™ Object Linker/ MPLIB™ Object Librarian - MPLAB Assembler/Linker/Librarian for Various Device Families - Simulators - MPLAB X SIM Software Simulator - Emulators - MPLAB REAL ICE™ In-Circuit Emulator - · In-Circuit Debuggers/Programmers - MPLAB ICD 3 - PICkit™ 3 - · Device Programmers - MPLAB PM3 Device Programmer - Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits - · Third-party development tools # 29.1 MPLAB X Integrated Development Environment Software The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows<sup>®</sup>, Linux and Mac OS<sup>®</sup> X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface. With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users. #### Feature-Rich Editor: - Color syntax highlighting - Smart code completion makes suggestions and provides hints as you type - Automatic code formatting based on user-defined rules - · Live parsing User-Friendly, Customizable Interface: - Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc. - · Call graph window Project-Based Workspaces: - · Multiple projects - · Multiple tools - · Multiple configurations - · Simultaneous debugging sessions File History and Bug Tracking: - · Local file history feature - · Built-in support for Bugzilla issue tracker #### 29.2 MPLAB XC Compilers The MPLAB XC Compilers are complete ANSI C compilers for all of Microchip's 8, 16, and 32-bit MCU and DSC devices. These compilers provide powerful integration capabilities, superior code optimization and ease of use. MPLAB XC Compilers run on Windows, Linux or MAC OS X. For easy source level debugging, the compilers provide debug information that is optimized to the MPLAB $\rm X$ IDE. The free MPLAB XC Compiler editions support all devices and commands, with no time or memory restrictions, and offer sufficient code optimization for most applications. MPLAB XC Compilers include an assembler, linker and utilities. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. MPLAB XC Compiler uses the assembler to produce its object file. Notable features of the assembler include: - · Support for the entire device instruction set - · Support for fixed-point and floating-point data - · Command-line interface - · Rich directive set - · Flexible macro language - · MPLAB X IDE compatibility #### 29.3 MPASM Assembler The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs. The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code, and COFF files for debugging. The MPASM Assembler features include: - Integration into MPLAB X IDE projects - User-defined macros to streamline assembly code - Conditional assembly for multipurpose source files - Directives that allow complete control over the assembly process #### 29.4 MPLINK Object Linker/ MPLIB Object Librarian The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler. It can link relocatable objects from precompiled libraries, using directives from a linker script. The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications. The object linker/library features include: - Efficient linking of single libraries instead of many smaller files - Enhanced code maintainability by grouping related modules together - Flexible creation of libraries with easy module listing, replacement, deletion and extraction # 29.5 MPLAB Assembler, Linker and Librarian for Various Device Families MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC DSC devices. MPLAB XC Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include: - Support for the entire device instruction set - · Support for fixed-point and floating-point data - · Command-line interface - · Rich directive set - · Flexible macro language - · MPLAB X IDE compatibility #### 29.6 MPLAB X SIM Software Simulator The MPLAB X SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers. The MPLAB X SIM Software Simulator fully supports symbolic debugging using the MPLAB XC Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool. # 29.7 MPLAB REAL ICE In-Circuit Emulator System The MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs all 8, 16 and 32-bit MCU, and DSC devices with the easy-to-use, powerful graphical user interface of the MPLAB X IDE. The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with in-circuit debugger systems (RJ-11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5). The emulator is field upgradable through future firmware downloads in MPLAB X IDE. MPLAB REAL ICE offers significant advantages over competitive emulators including full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, logic probes, a ruggedized probe interface and long (up to three meters) interconnection cables. # 29.8 MPLAB ICD 3 In-Circuit Debugger System The MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost-effective, high-speed hardware debugger/programmer for Microchip Flash DSC and MCU devices. It debugs and programs PIC Flash microcontrollers and dsPIC DSCs with the powerful, yet easy-to-use graphical user interface of the MPLAB IDE. The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers. #### 29.9 PICkit 3 In-Circuit Debugger/ Programmer The MPLAB PICkit 3 allows debugging and programming of PIC and dsPIC Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB IDE. The MPLAB PICkit 3 is connected to the design engineer's PC using a full-speed USB interface and can be connected to the target via a Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the Reset line to implement in-circuit debugging and In-Circuit Serial Programming™ (ICSP™). #### 29.10 MPLAB PM3 Device Programmer The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages, and a modular, detachable socket assembly to support various package types. The ICSP cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices, and incorporates an MMC card for file storage and data applications. #### 29.11 Demonstration/Development Boards, Evaluation Kits, and Starter Kits A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification. The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory. The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications. In addition to the PICDEM™ and dsPICDEM™ demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ® security ICs, CAN, IrDA®, PowerSmart battery management, SEEVAL® evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more. Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board. Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits. #### 29.12 Third-Party Development Tools Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality. - Device Programmers and Gang Programmers from companies, such as SoftLog and CCS - Software Tools from companies, such as Gimpel and Trace Systems - Protocol Analyzers from companies, such as Saleae and Total Phase - Demonstration Boards from companies, such as MikroElektronika, Digilent<sup>®</sup> and Olimex - Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika<sup>®</sup> #### 30.0 ELECTRICAL CHARACTERISTICS This section provides an overview of the PIC32MX1XX/2XX 28/36/44-pin Family electrical characteristics for devices that operate at 40 MHz. Refer to **Section 31.0** "50 MHz Electrical Characteristics" for additional specifications for operations at higher frequency. Additional information will be provided in future revisions of this document as it becomes available. Absolute maximum ratings for the PIC32MX1XX/2XX 28/36/44-pin Family devices are listed below. Exposure to these maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at these or any other conditions, above the parameters indicated in the operation listings of this specification, is not implied. #### **Absolute Maximum Ratings** #### (See Note 1) | Ambient temperature under bias | 40°C to +105°C | |-----------------------------------------------------------------------------|--------------------------| | Storage temperature | 65°C to +150°C | | Voltage on VDD with respect to Vss | | | Voltage on any pin that is not 5V tolerant, with respect to Vss (Note 3) | 0.3V to (VDD + 0.3V) | | Voltage on any 5V tolerant pin with respect to Vss when VDD ≥ 2.3V (Note 3) | 0.3V to +5.5V | | Voltage on any 5V tolerant pin with respect to Vss when VDD < 2.3V (Note 3) | 0.3V to +3.6V | | Voltage on D+ or D- pin with respect to VUSB3V3 | 0.3V to (VUSB3V3 + 0.3V) | | Voltage on VBUs with respect to Vss | 0.3V to +5.5V | | Maximum current out of Vss pin(s) | 300 mA | | Maximum current into VDD pin(s) (Note 2) | 300 mA | | Maximum output current sunk by any I/O pin | 15 mA | | Maximum output current sourced by any I/O pin | | | Maximum current sunk by all ports | 200 mA | | Maximum current sourced by all ports (Note 2) | | - Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions, above those indicated in the operation listings of this specification, is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. - 2: Maximum allowable current is a function of device maximum power dissipation (see Table 30-2). - 3: See the "Pin Diagrams" section for the 5V tolerant pins. #### 30.1 DC Characteristics TABLE 30-1: OPERATING MIPS VS. VOLTAGE | Characteristic | VDD Range | Temp. Range | Max. Frequency | |----------------|---------------------------|-----------------|------------------------------------| | Characteristic | (in Volts) <sup>(1)</sup> | (in °C) | PIC32MX1XX/2XX 28/36/44-pin Family | | DC5 | 2.3-3.6V | -40°C to +85°C | 40 MHz | | DC5b | 2.3-3.6V | -40°C to +105°C | 40 MHz | **Note 1:** Overall functional device operation at VBORMIN < VDD < VDDMIN is tested, but not characterized. All device Analog modules, such as ADC, etc., will function, but with degraded performance below VDDMIN. Refer to parameter BO10 in Table 30-11 for BOR values. #### TABLE 30-2: THERMAL OPERATING CONDITIONS | Rating | Symbol | Min. | Typical | Max. | Unit | |--------------------------------------------------------------------------------|--------|------|-------------|------|------| | Industrial Temperature Devices | | | | | | | Operating Junction Temperature Range | TJ | -40 | _ | +125 | °C | | Operating Ambient Temperature Range | TA | -40 | _ | +85 | °C | | V-temp Temperature Devices | | | | | | | Operating Junction Temperature Range | TJ | -40 | _ | +140 | °C | | Operating Ambient Temperature Range | TA | -40 | _ | +105 | °C | | Power Dissipation: Internal Chip Power Dissipation: PINT = VDD x (IDD – S IOH) | Pb | | PINT + PI/C | ) | W | | I/O Pin Power Dissipation: I/O = S (({VDD - VOH} x IOH) + S (VOL x IOL)) | | | | | | | Maximum Allowed Power Dissipation | PDMAX | ( | TJ — TA)/θJ | IA | W | #### TABLE 30-3: THERMAL PACKAGING CHARACTERISTICS | Characteristics | Symbol | Typical | Max. | Unit | Notes | |------------------------------------------|--------|---------|------|------|-------| | Package Thermal Resistance, 28-pin SSOP | θја | 71 | _ | °C/W | 1 | | Package Thermal Resistance, 28-pin SOIC | ӨЈА | 50 | _ | °C/W | 1 | | Package Thermal Resistance, 28-pin SPDIP | ӨЈА | 42 | _ | °C/W | 1 | | Package Thermal Resistance, 28-pin QFN | ӨЈА | 35 | _ | °C/W | 1 | | Package Thermal Resistance, 36-pin VTLA | ӨЈА | 31 | _ | °C/W | 1 | | Package Thermal Resistance, 44-pin QFN | ӨЈА | 32 | _ | °C/W | 1 | | Package Thermal Resistance, 44-pin TQFP | ӨЈА | 45 | _ | °C/W | 1 | | Package Thermal Resistance, 44-pin VTLA | θја | 30 | _ | °C/W | 1 | **Note 1:** Junction to ambient thermal resistance, Theta-JA ( $\theta$ JA) numbers are achieved by package simulations. #### TABLE 30-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS | DC CHARACTERISTICS | | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industria $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |--------------------|-----------|------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------------|--|--| | Param.<br>No. | Symbol | Characteristics | Min. | Тур. | Max. | Units | Conditions | | | | Operati | ng Voltag | e | | | | | | | | | DC10 | VDD | Supply Voltage (Note 2) | 2.3 | _ | 3.6 | V | _ | | | | DC12 | VDR | RAM Data Retention Voltage<br>(Note 1) | 1.75 | _ | _ | ٧ | _ | | | | DC16 | VPOR | VDD Start Voltage<br>to Ensure Internal Power-on Reset<br>Signal | 1.75 | _ | 2.1 | V | _ | | | | DC17 | SVDD | VDD Rise Rate<br>to Ensure Internal Power-on Reset<br>Signal | 0.00005 | _ | 0.115 | V/µs | _ | | | Note 1: This is the limit to which VDD can be lowered without losing RAM data. <sup>2:</sup> Overall functional device operation at VBORMIN < VDD < VDDMIN is tested, but not characterized. All device Analog modules, such as ADC, etc., will function, but with degraded performance below VDDMIN. Refer to parameter BO10 in Table 30-11 for BOR values. TABLE 30-5: DC CHARACTERISTICS: OPERATING CURRENT (IDD) | DC CHARA | CTERISTICS | 3 | (unless other | erating Conditions: 2.3V to rwise stated) sperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}$ $-40^{\circ}\text{C} \le \text{TA} \le +10^{\circ}$ | °C for Industrial | | | | |------------------|------------------------|-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|--|--| | Parameter<br>No. | Typical <sup>(3)</sup> | Max. | Units Conditions | | | | | | | Operating ( | Current (IDD) | (Notes 1, 2, 5) | ) | | | | | | | DC20 | 2 | 3 | mA | 4 MH | z (Note 4) | | | | | DC21 | 7 | 10.5 | mA | 1 | 0 MHz | | | | | DC22 | 10 | 15 | mA | 20 Mł | Hz (Note 4) | | | | | DC23 | 15 | 23 | mA | 30 MHz (Note 4) | | | | | | DC24 | 20 | 30 | mA | 40 MHz | | | | | | DC25 | 100 | 150 | μA | +25°C, 3.3V LPRC (31 kHz) (Note 4) | | | | | - Note 1: A device's IDD supply current is mainly a function of the operating voltage and frequency. Other factors, such as PBCLK (Peripheral Bus Clock) frequency, number of peripheral modules enabled, internal code execution pattern, execution from Program Flash memory vs. SRAM, I/O pin loading and switching rate, oscillator type, as well as temperature, can have an impact on the current consumption. - 2: The test conditions for IDD measurements are as follows: - Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required) - OSC2/CLKO is configured as an I/O input pin - USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8 - CPU, Program Flash, and SRAM data memory are operational, SRAM data memory Wait states = 1 - No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is cleared - · WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled - All I/O pins are configured as inputs and pulled to Vss - MCLR = VDD - CPU executing while (1) statement from Flash - · RTCC and JTAG are disabled - **3:** Data in "Typical" column is at 3.3V, 25°C at specified operating frequency unless otherwise stated. Parameters are for design guidance only and are not tested. - **4:** This parameter is characterized, but not tested in manufacturing. - 5: IPD electrical characteristics for devices with 256 KB Flash are only provided as Preliminary information. TABLE 30-6: DC CHARACTERISTICS: IDLE CURRENT (IIDLE) | DC CHARACT | ERISTICS | | (unless oth | andard Operating Conditions: 2.3V to 3.6V nless otherwise stated) perating temperature -40°C ≤ TA ≤ +85°C for Industrial -40°C ≤ TA ≤ +105°C for V-temp | | | | | |-------------------|------------------------|---------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--| | Parameter<br>No. | Typical <sup>(2)</sup> | Max. | Units Conditions | | | | | | | Idle Current (III | DLE): Core Of | f, Clock on E | Base Current | (Notes 1, 4) | | | | | | DC30a | 1 | 1.5 | mA | | 4 MHz (Note 3) | | | | | DC31a | 2 | 3 | mA | | 10 MHz | | | | | DC32a | 4 | 6 | mA | | 20 MHz (Note 3) | | | | | DC33a | 5.5 | 8 | mA | | 30 MHz (Note 3) | | | | | DC34a | 7.5 | 11 | mA | | 40 MHz | | | | | DC37a | 100 | _ | μΑ | -40°C LPRC (31 kF | | | | | | DC37b | 250 | _ | μΑ | +25°C 3.3V (Note 3<br>+85°C | | | | | | DC37c | 380 | _ | μA | | | | | | Note 1: The test conditions for IIDLE current measurements are as follows: - Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)</li> - OSC2/CLKO is configured as an I/O input pin - USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8 - CPU is in Idle mode (CPU core Halted), and SRAM data memory Wait states = 1 - No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is cleared - · WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled - All I/O pins are configured as inputs and pulled to VSS - MCLR = VDD - · RTCC and JTAG are disabled - **2:** Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - 3: This parameter is characterized, but not tested in manufacturing. - **4:** IIDLE electrical characteristics for devices with 256 KB Flash are only provided as Preliminary information. TABLE 30-7: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD) | DC CHA | RACTERIS | TICS | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | |---------------|------------------------|--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--|--|--| | Param.<br>No. | Typical <sup>(2)</sup> | Max. | Units | Conditions | | | | | | | | Power-E | own Curre | nt (IPD) (No | tes 1, 5) | | | | | | | | | DC40k | 44 | 70 | μА | -40°C | | | | | | | | DC40I | 44 | 70 | μΑ | +25°C | Base Power-Down Current | | | | | | | DC40n | 168 | 259 | μА | +85°C | - Dase Power-Down Current | | | | | | | DC40m | 335 | 536 | μΑ | +105°C | | | | | | | | Module | Differential | Current | | | | | | | | | | DC41e | 5 | 20 | μΑ | 3.6V Watchdog Timer Current: ∆lwDT (Note 3) | | | | | | | | DC42e | 23 | 50 | μΑ | 3.6V RTCC + Timer1 w/32 kHz Crystal: ∆IRTCC (Note 3) | | | | | | | | DC43d | 1000 | 1100 | μА | 3.6V ADC: ∆IADC (Notes 3,4) | | | | | | | Note 1: The test conditions for IPD current measurements are as follows: - Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required) - OSC2/CLKO is configured as an I/O input pin - USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8 - CPU is in Sleep mode, and SRAM data memory Wait states = 1 - No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is set - · WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled - · All I/O pins are configured as inputs and pulled to Vss - MCLR = VDD - RTCC and JTAG are disabled - **2:** Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - 3: The $\Delta$ current is the additional current consumed when the module is enabled. This current should be added to the base IPD current. - **4:** Test conditions for ADC module differential current are as follows: Internal ADC RC oscillator enabled. - 5: IPD electrical characteristics for devices with 256 KB Flash are only provided as Preliminary information. TABLE 30-8: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS | DC CHA | ARACTER | RISTICS | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | | |---------------|---------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------|-------|---------------------------------------------------|--|--|--| | Param.<br>No. | Symbol | Characteristics | Min. | Typical <sup>(1)</sup> Max. | | Units | Conditions | | | | | | VIL | Input Low Voltage | | | | | | | | | | DI10 | | I/O Pins with PMP | Vss | _ | 0.15 VDD | V | | | | | | | | I/O Pins | Vss | _ | 0.2 VDD | V | | | | | | DI18 | | SDAx, SCLx | Vss | _ | 0.3 VDD | V | SMBus disabled (Note 4) | | | | | DI19 | | SDAx, SCLx | Vss | _ | 0.8 | V | SMBus enabled (Note 4) | | | | | | VIH | Input High Voltage | | | | | | | | | | DI20 | | I/O Pins not 5V-tolerant <sup>(5)</sup> | 0.65 VDD | _ | VDD | V | (Note 4,6) | | | | | | | I/O Pins 5V-tolerant with PMP <sup>(5)</sup> | 0.25 VDD + 0.8V | _ | 5.5 | V | (Note 4,6) | | | | | | | I/O Pins 5V-tolerant <sup>(5)</sup> | 0.65 VDD | _ | 5.5 | V | | | | | | DI28 | | SDAx, SCLx | 0.65 VDD | _ | 5.5 | V | SMBus disabled (Note 4,6) | | | | | DI29 | | SDAx, SCLx | 2.1 | _ | 5.5 | V | SMBus enabled,<br>2.3V ≤ VPIN ≤ 5.5<br>(Note 4,6) | | | | | DI30 | ICNPU | Change Notification<br>Pull-up Current | _ | _ | -50 | μА | VDD = 3.3V, VPIN = Vss<br>(Note 3,6) | | | | | DI31 | ICNPD | Change Notification<br>Pull-down Current <sup>(4)</sup> | _ | _ | -50 | μΑ | VDD = 3.3V, VPIN = VDD | | | | | | liL | Input Leakage Current (Note 3) | | | | | | | | | | DI50 | | I/O Ports | _ | _ | <u>+</u> 1 | μΑ | VSS ≤ VPIN ≤ VDD,<br>Pin at high-impedance | | | | | DI51 | | Analog Input Pins | _ | _ | <u>+</u> 1 | μΑ | Vss ≤ VPIN ≤ VDD,<br>Pin at high-impedance | | | | | DI55 | | MCLR <sup>(2)</sup> | _ | _ | <u>+</u> 1 | μΑ | Vss ≤ Vpin ≤ Vdd | | | | | DI56 | | OSC1 | _ | _ | <u>+</u> 1 | μА | Vss ≤ VPIN ≤ VDD,<br>XT and HS modes | | | | - **Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. - 4: This parameter is characterized, but not tested in manufacturing. - 5: See the "Pin Diagrams" section for the 5V-tolerant pins. - **6:** The VIH specifications are only in relation to externally applied inputs, and not with respect to the user-selectable internal pull-ups. External open drain input signals utilizing the internal pull-ups of the PIC32 device are guaranteed to be recognized only as a logic "high" internally to the PIC32 device, provided that the external load does not exceed the minimum value of ICNPU. For External "input" logic inputs that require a pull-up source, to guarantee the minimum VIH of those components, it is recommended to use an external pull-up resistor rather than the internal pull-ups of the PIC32 device. TABLE 30-9: DC CHARACTERISTICS: I/O PIN INPUT INJECTION CURRENT SPECIFICATIONS | DC CHA | ARACTER | RISTICS | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |---------------|---------|-----------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----|------------------------------------------------------------------------------------------------------------------------------|--|--| | Param.<br>No. | Symbol | Characteristics | Min. Typ. <sup>(1)</sup> Max. Units Conditions | | | | | | | | DI60a | licL | Input Low Injection<br>Current | 0 | _ | <sub>-5</sub> (2,5) | mA | This parameter applies to all pins, with the exception of the power pins. | | | | DI60b | lich | Input High Injection<br>Current | 0 | _ | +5(3,4,5) | mA | This parameter applies to all pins, with the exception of all 5V tolerant pins, and the SOSCI, SOSCO, OSC1, D+, and D- pins. | | | | DI60c | ∑lict | Total Input Injection<br>Current (sum of all I/O<br>and Control pins) | -20 <sup>(6)</sup> — +20 <sup>(6)</sup> mA Absolute instantaneous | | | | | | | - **Note 1:** Data in "Typical" column is at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - 2: VIL source < (VSS 0.3). Characterized but not tested. - 3: VIH source > (VDD + 0.3) for non-5V tolerant pins only. - **4:** Digital 5V tolerant pins do not have an internal high side diode to VDD, and therefore, cannot tolerate any "positive" input injection current. - 5: Injection currents > | 0 | can affect the ADC results by approximately 4 to 6 counts (i.e., VIH Source > (VDD + 0.3) or VIL source < (Vss 0.3)). - 6: Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted provided the "absolute instantaneous" sum of the input injection currents from all pins do not exceed the specified limit. If Note 2, IICL = (((Vss 0.3) VIL source) / Rs). If Note 3, IICH = ((IICH source (VDD + 0.3)) / RS). RS = Resistance between input source voltage and device pin. If (Vss 0.3) ≤ Vsource ≤ (VDD + 0.3), injection current = 0. #### TABLE 30-10: DC CHARACTERISTICS: I/O PIN OUTPUT SPECIFICATIONS | DC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industria -40°C ≤ TA ≤ +105°C for V-temp | | | | | | |--------------------|----------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|-----|--------------------------|--| | Param. | Min. | Тур. | Max. | Units | Conditions | | | | | DO10 | VOL | Output Low Voltage I/O Pins | _ | _ | 0.4 | V | IOL ≤ 10 mA, VDD = 3.3V | | | | | Output High Voltage | 1.5 <sup>(1)</sup> | _ | _ | | IOH ≥ -14 mA, VDD = 3.3V | | | DO20 | D000 1/5 | I/O Pins | 2.0 <sup>(1)</sup> | _ | _ | V | IOH ≥ -12 mA, VDD = 3.3V | | | DO20 | VOH | | 2.4 | _ | _ | V | IOH ≥ -10 mA, VDD = 3.3V | | | | | | 3.0(1) | _ | _ | · · | IOH≥-7 mA, VDD = 3.3V | | Note 1: Parameters are characterized, but not tested. #### TABLE 30-11: ELECTRICAL CHARACTERISTICS: BOR | INDLL | TABLE 30-11. ELECTRICAL CHARACTERIO 1100. BOX | | | | | | | | | | | | |--------------------|-----------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|---|---|--|--|--|--|--| | DC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | | | | | Param.<br>No. | Symbol | Characteristics | Min. <sup>(1)</sup> | Typical | Conditions | | | | | | | | | BO10 | VBOR | BOR Event on VDD transition high-to-low <sup>(2)</sup> | 2.0 | _ | 2.3 | V | _ | | | | | | Note 1: Parameters are for design guidance only and are not tested in manufacturing. <sup>2:</sup> Overall functional device operation at VBORMIN < VDD < VDDMIN is tested, but not characterized. All device Analog modules, such as ADC, etc., will function, but with degraded performance below VDDMIN. TABLE 30-12: DC CHARACTERISTICS: PROGRAM MEMORY | DC CHA | DC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | |---------------|--------------------|--------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|-----------------------------------------------|--|--|--| | Param.<br>No. | Symbol | Characteristics | Min. Typical <sup>(1)</sup> Max. Units Conditions | | | | | | | | | | | Program Flash Memory <sup>(3)</sup> | | | | | | | | | | D130 | EP | Cell Endurance | 20,000 | _ | _ | Ε/W | _ | | | | | D131 | VPR | VDD for Read | 2.3 | _ | 3.6 | V | _ | | | | | D132 | VPEW | VDD for Erase or Write | 2.3 | _ | 3.6 | V | _ | | | | | D134 | TRETD | Characteristic Retention | 20 | _ | _ | Year | Provided no other specifications are violated | | | | | D135 | IDDP | Supply Current during<br>Programming | _ | 10 | _ | mA | _ | | | | | | Tww | Word Write Cycle Time | _ | 411 | _ | es | See Note 4 | | | | | D136 | TRW | Row Write Cycle Time | _ | 6675 | _ | Cycles | See Note 2,4 | | | | | D137 | TPE | Page Erase Cycle Time | _ | 20011 | _ | FRC ( | See Note 4 | | | | | | TCE | Chip Erase Cycle Time | _ | 80180 | _ | 보 | See Note 4 | | | | **Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. - 2: The minimum SYSCLK for row programming is 4 MHz. Care should be taken to minimize bus activities during row programming, such as suspending any memory-to-memory DMA operations. If heavy bus loads are expected, selecting Bus Matrix Arbitration mode 2 (rotating priority) may be necessary. The default Arbitration mode is mode 1 (CPU has lowest priority). - **3:** Refer to the "PIC32 Flash Programming Specification" (DS60001145) for operating conditions during programming and erase cycles. - 4: Translating this value to seconds depends on the FRC accuracy (See Table 30-19) and FRC tuning values (See Register 8-2). #### **TABLE 30-13: COMPARATOR SPECIFICATIONS** | DC CHA | DC CHARACTERISTICS | | | Standard Operating Conditions (see Note 4): 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |---------------|--------------------|--------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------------------------------------------------------------------------------|--|--| | Param.<br>No. | Symbol | Characteristics | Min. | Typical | Max. | Units | Comments | | | | D300 | VIOFF | Input Offset Voltage | _ | ±7.5 | ±25 | mV | AVDD = VDD,<br>AVSS = VSS | | | | D301 | VICM | Input Common Mode Voltage | 0 | _ | VDD | V | AVDD = VDD,<br>AVSS = VSS<br>(Note 2) | | | | D302 | CMRR | Common Mode Rejection Ratio | 55 | _ | _ | dB | Max VICM = (VDD - 1)V (Note 2) | | | | D303A | TRESP | Large Signal Response Time | _ | 150 | 400 | ns | AVDD = VDD, AVSS = VSS<br>(Note 1,2) | | | | D303B | TSRESP | Small Signal Response Time | _ | 1 | _ | μs | This is defined as an input step of 50 mV with 15 mV of overdrive (Note 2) | | | | D304 | ON2ov | Comparator Enabled to Output<br>Valid | _ | _ | 10 | μ\$ | Comparator module is configured before setting the comparator ON bit (Note 2) | | | | D305 | IVREF | Internal Voltage Reference | 1.14 | 1.2 | 1.26 | V | | | | | D312 | TSET | Internal Comparator Voltage DRC Reference Setting time | _ | | 10 | μs | (Note 3) | | | **Note 1:** Response time measured with one comparator input at (VDD – 1.5)/2, while the other input transitions from Vss to VDD. - **2:** These parameters are characterized but not tested. - 3: Settling time measured while CVRR = 1 and CVR<3:0> transitions from '0000' to '1111'. This parameter is characterized, but not tested in manufacturing. - **4:** The Comparator module is functional at VBORMIN < VDD < VDDMIN, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized. TABLE 30-14: COMPARATOR VOLTAGE REFERENCE SPECIFICATIONS | DC CHA | DC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial -40°C ≤ TA ≤ +105°C for V-temp | | | | | | | | |---------------|--------------------|-------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------|-----------------------------------------------------------------|--|--|--|--| | Param.<br>No. | Symbol | Characteristics | Min. | Тур. | Max. | Units | Comments | | | | | | D312 | TSET | Internal 4-bit DAC<br>Comparator Reference<br>Settling time | _ | _ | 10 | μs | See Note 1 | | | | | | D313 | DACREFH | CVREF Input Voltage<br>Reference Range | AVss | _ | AVDD | V | CVRSRC with CVRSS = 0 | | | | | | | | | VREF- | _ | VREF+ | V | CVRSRC with CVRSS = 1 | | | | | | D314 | DVREF | CVREF Programmable<br>Output Range | 0 | _ | 0.625 x<br>DACREFH | V | 0 to 0.625 DACREFH with DACREFH/24 step size | | | | | | | | | 0.25 x<br>DACREFH | _ | 0.719 x<br>DACREFH | V | 0.25 x DACREFH to 0.719<br>DACREFH with<br>DACREFH/32 step size | | | | | | D315 | DACRES | Resolution | _ | _ | DACREFH/24 | _ | CVRCON <cvrr> = 1</cvrr> | | | | | | | | | _ | _ | DACREFH/32 | _ | CVRCON <cvrr> = 0</cvrr> | | | | | | D316 | DACACC | Absolute Accuracy <sup>(2)</sup> | _ | _ | 1/4 | LSB | DACREFH/24,<br>CVRCON <cvrr> = 1</cvrr> | | | | | | | | | _ | _ | 1/2 | LSB | DACREFH/32,<br>CVRCON <cvrr> = 0</cvrr> | | | | | **Note 1:** Settling time was measured while CVRR = 1 and CVR<3:0> transitions from '0000' to '1111'. This parameter is characterized, but is not tested in manufacturing. #### TABLE 30-15: INTERNAL VOLTAGE REGULATOR SPECIFICATIONS | DC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |--------------------|--------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|-------------------------------------------------------------------------------------------|--| | Param.<br>No. | Symbol | Characteristics | Min. | Typical | Max. | Units | Comments | | | D321 | CEFC | External Filter Capacitor Value | 8 | 10 | | · | Capacitor must be low series resistance (1 ohm). Typical voltage on the VCAP pin is 1.8V. | | <sup>2:</sup> These parameters are characterized but not tested. # 30.2 AC Characteristics and Timing Parameters The information contained in this section defines PIC32MX1XX/2XX 28/36/44-pin Family AC characteristics and timing parameters. #### FIGURE 30-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS TABLE 30-16: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS | AC CHA | RACTERI | STICS | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial | | | | | | | |---------------|---------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------|---|-----|----|-----------------------------------------------------------------|--|--| | Param.<br>No. | Symbol | Characteristics | -40°C ≤ TA ≤ +105°C for V-temp Min. Typical <sup>(1)</sup> Max. Units Conditions | | | | | | | | DO50 | Cosco | OSC2 Pin | _ | _ | 15 | pF | In XT ans HS modes, when external crystal is used to drive OSC1 | | | | DO56 | Cio | All I/O pins and OSC2 | _ | _ | 50 | pF | EC mode | | | | DO58 | Св | SCLx, SDAx | _ | _ | 400 | pF | In I <sup>2</sup> C mode | | | **Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. **TABLE 30-17: EXTERNAL CLOCK TIMING REQUIREMENTS** | АС СНА | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | |---------------|--------------------|------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|-----------------------------------------|--|--|--| | Param.<br>No. | Symbol | Characteristics | Min. | Typical <sup>(1)</sup> | Max. | Units | Conditions | | | | | OS10 | Fosc | External CLKI Frequency<br>(External clocks allowed only<br>in EC and ECPLL modes) | DC<br>4 | _ | 40<br>40 | MHz<br>MHz | EC (Note 4)<br>ECPLL (Note 3) | | | | | OS11 | | Oscillator Crystal Frequency | 3 | _ | 10 | MHz | XT (Note 4) | | | | | OS12 | | | 4 | _ | 10 | MHz | XTPLL<br>(Notes 3,4) | | | | | OS13 | | | 10 | _ | 25 | MHz | HS (Note 5) | | | | | OS14 | | | 10 | _ | 25 | MHz | HSPLL<br>(Notes 3,4) | | | | | OS15 | | | 32 | 32.768 | 100 | kHz | Sosc (Note 4) | | | | | OS20 | Tosc | Tosc = 1/Fosc = Tcy (Note 2) | _ | _ | _ | _ | See parameter<br>OS10 for Fosc<br>value | | | | | OS30 | TosL,<br>TosH | External Clock In (OSC1)<br>High or Low Time | 0.45 x Tosc | _ | _ | ns | EC (Note 4) | | | | | OS31 | TosR,<br>TosF | External Clock In (OSC1)<br>Rise or Fall Time | _ | _ | 0.05 x Tosc | ns | EC (Note 4) | | | | | OS40 | Tost | Oscillator Start-up Timer Period<br>(Only applies to HS, HSPLL,<br>XT, XTPLL and Sosc Clock<br>Oscillator modes) | _ | 1024 | _ | Tosc | (Note 4) | | | | | OS41 | TFSCM | Primary Clock Fail Safe<br>Time-out Period | _ | 2 | _ | ms | (Note 4) | | | | | OS42 | GM | External Oscillator<br>Transconductance (Primary<br>Oscillator only) | _ | 12 | _ | mA/V | VDD = 3.3V,<br>TA = +25°C<br>(Note 4) | | | | - **Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are characterized but are not tested. - 2: Instruction cycle period (TCY) equals the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKI pin. - **3:** PLL input requirements: 4 MHz ≤ FPLLIN ≤ 5 MHz (use PLL prescaler to reduce FOSC). This parameter is characterized, but tested at 10 MHz only at manufacturing. - 4: This parameter is characterized, but not tested in manufacturing. +0.25 Measured over 100 ms period #### TABLE 30-18: PLL CLOCK TIMING SPECIFICATIONS CLKO Stability(2) (Period Jitter or Cumulative) **OS53** DCLK | AC CHA | RACTERI | STICS | (unless of | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial -40°C ≤ TA ≤ +105°C for V-temp | | | | | | | |---------------|---------|---------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-----|--------------------------------------|--|--| | Param.<br>No. | Symbol | Characteristi | cs <sup>(1)</sup> Min. Typical Max. Units Conditio | | | | | Conditions | | | | OS50 | FPLLI | PLL Voltage Controlled<br>Oscillator (VCO) Input<br>Frequency Range | | 3.92 | _ | 5 | MHz | ECPLL, HSPLL, XTPLL,<br>FRCPLL modes | | | | OS51 | Fsys | On-Chip VCO Syste<br>Frequency | m | 60 | _ | 120 | MHz | _ | | | | OS52 | TLOCK | PLL Start-up Time (L | _ | _ | 2 | ms | _ | | | | -0.25 Note 1: These parameters are characterized, but not tested in manufacturing. 2: This jitter specification is based on clock-cycle by clock-cycle measurements. To get the effective jitter for individual time-bases on communication clocks, use the following formula: $$Effective Jitter = \frac{D_{CLK}}{\sqrt{\frac{SYSCLK}{CommunicationClock}}}$$ For example, if SYSCLK = 40 MHz and SPI bit rate = 20 MHz, the effective jitter is as follows: $$Effective Jitter = \frac{D_{CLK}}{\sqrt{\frac{40}{20}}} = \frac{D_{CLK}}{1.41}$$ #### **TABLE 30-19: INTERNAL FRC ACCURACY** | AC CHA | RACTERISTICS | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | | | |-------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|----------|------------|--|--|--|--| | Param.<br>No. | Characteristics | Min. | Typical | Max. | Units | Conditions | | | | | | Internal FRC Accuracy @ 8.00 MHz <sup>(1)</sup> | | | | | | | | | | | | F20b | FRC | -0.9 | | +0.9 | <u> </u> | | | | | | Note 1: Frequency calibrated at 25°C and 3.3V. The TUN bits can be used to compensate for temperature drift. #### **TABLE 30-20: INTERNAL LPRC ACCURACY** | AC CHA | RACTERISTICS | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | | | | |---------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------|--|--|--|--|--|--|--| | Param.<br>No. | Characteristics | Min. | Typical | Max. Units Conditions | | | | | | | | | LPRC @ | LPRC @ 31.25 kHz <sup>(1)</sup> | | | | | | | | | | | | F21 | LPRC | -15 — +15 % — | | | | | | | | | | Note 1: Change of LPRC frequency as VDD changes. #### FIGURE 30-3: I/O TIMING CHARACTERISTICS #### TABLE 30-21: I/O TIMING REQUIREMENTS | AC CHARACTERISTICS | | | (unless other | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | | |--------------------|--------|---------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|---------|------------|--|--|--| | Param.<br>No. | Symbol | Characteris | stics <sup>(2)</sup> | Min. | Typical <sup>(1)</sup> | Max. | Units | Conditions | | | | | DO31 | TioR | Port Output Rise Time | | _ | 5 | 15 | ns | VDD < 2.5V | | | | | | | | | _ | 5 | 10 | ns | VDD > 2.5V | | | | | DO32 | TIOF | Port Output Fall Tim | e | _ | 5 | 15 | ns | VDD < 2.5V | | | | | | | | | _ | 5 | 10 | ns | VDD > 2.5V | | | | | DI35 | TINP | INTx Pin High or Low Time | | 10 | _ | _ | ns | | | | | | DI40 | TRBP | CNx High or Low Tir | me (input) | 2 | _ | | Tsysclk | _ | | | | Note 1: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. 2: This parameter is characterized, but not tested in manufacturing. ### FIGURE 30-4: POWER-ON RESET TIMING CHARACTERISTICS Internal Voltage Regulator Enabled Clock Sources = (FRC, FRCDIV, FRCDIV16, FRCPLL, EC, ECPLL and LPRC) Internal Voltage Regulator Enabled Clock Sources = (HS, HSPLL, XT, XTPLL and Sosc) - Note 1: The power-up period will be extended if the power-up sequence completes before the device exits from BOR (VDD < VDDMIN). - 2: Includes interval voltage regulator stabilization delay. FIGURE 30-5: EXTERNAL RESET TIMING CHARACTERISTICS **TABLE 30-22: RESETS TIMING** | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |--------------------|---------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|----|---|--| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. Typical <sup>(2)</sup> Max. Units Conditions | | | | | | | SY00 | TPU | Power-up Period<br>Internal Voltage Regulator Enabled | 400 600 μs | | | | | | | SY02 | TSYSDLY | System Delay Period: Time Required to Reload Device Configuration Fuses plus SYSCLK Delay before First instruction is Fetched. | — 1 μs + — — — — — — — — — — — — — — — — — — | | | | | | | SY20 | TMCLR | MCLR Pulse Width (low) | 2 — μs — | | | | | | | SY30 | TBOR | BOR Pulse Width (low) | _ | 1 | _ | μS | _ | | Note 1: These parameters are characterized, but not tested in manufacturing. 2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. Characterized by design but not tested. FIGURE 30-6: TIMER1, 2, 3, 4, 5 EXTERNAL CLOCK TIMING CHARACTERISTICS TABLE 30-23: TIMER1 EXTERNAL CLOCK TIMING REQUIREMENTS | AC CHADACTEDISTICS(1) | | | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | |-----------------------|-----------|-------------------------------------------------------------|--------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|-------------------------------|--|--| | Param.<br>No. | Symbol | Charac | teristics <sup>(2)</sup> | | Min. | Typical | Max. | Units | Conditions | | | | TA10 | ТтхН | TxCK<br>High Time | Synchrono<br>with presc | | [(12.5 ns or 1 TPB)/N]<br>+ 25 ns | _ | _ | ns | Must also meet parameter TA15 | | | | | | | Asynchror with presc | | 10 | _ | _ | ns | _ | | | | TA11 | TTXL | TxCK<br>Low Time | Synchrono<br>with presc | | [(12.5 ns or 1 TPB)/N]<br>+ 25 ns | _ | _ | ns | Must also meet parameter TA15 | | | | | | | Asynchror with presc | | 10 | _ | _ | ns | _ | | | | TA15 | TTXP | TxCK<br>Input Period | Synchrono<br>with presc | | [(Greater of 25 ns or 2 TPB)/N] + 30 ns | _ | _ | ns | VDD > 2.7V | | | | | | | | | [(Greater of 25 ns or 2 TPB)/N] + 50 ns | _ | _ | ns | VDD < 2.7V | | | | | | | Asynchror with presc | | 20 | _ | _ | ns | VDD > 2.7V<br>(Note 3) | | | | | | | | | 50 | | | ns | VDD < 2.7V<br>(Note 3) | | | | OS60 | FT1 | SOSC1/T1C<br>Input Freque<br>(oscillator en<br>the TCS (T10 | ncy Range<br>abled by se | tting | 32 | _ | 100 | kHz | _ | | | | TA20 | TCKEXTMRL | Delay from E<br>Clock Edge t<br>Increment | | CK | _ | _ | 1 | ТРВ | _ | | | Note 1: Timer1 is a Type A timer. 2: This parameter is characterized, but not tested in manufacturing. 3: N = Prescale Value (1, 8, 64, 256). TABLE 30-24: TIMER2, 3, 4, 5 EXTERNAL CLOCK TIMING REQUIREMENTS AC CHARACTERISTICS Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial -40°C ≤ TA ≤ +105°C for V-temp | Param.<br>No. | Symbol | Cha | racteristics <sup>(1)</sup> | Min. | Max. | Units | Condit | tions | |---------------|-----------|-------------------|----------------------------------|-------------------------------------------|------|-------|-------------------------------|-----------------------| | TB10 | ТтхН | TxCK<br>High Time | Synchronous, with prescaler | [(12.5 ns or 1 TPB)/N]<br>+ 25 ns | _ | ns | Must also meet parameter TB15 | value<br>(1, 2, 4, 8, | | TB11 | TTXL | TxCK<br>Low Time | Synchronous, with prescaler | [(12.5 ns or 1 TPB)/N]<br>+ 25 ns | | ns | Must also meet parameter TB15 | 16, 32, 64,<br>256) | | TB15 | TTXP | TxCK<br>Input | Synchronous, with prescaler | [(Greater of [(25 ns or 2 TPB)/N] + 30 ns | | ns | VDD > 2.7V | | | | | Period | | [(Greater of [(25 ns or 2 TPB)/N] + 50 ns | _ | ns | VDD < 2.7V | | | TB20 | TCKEXTMRL | _ | External TxCK to Timer Increment | _ | 1 | ТРВ | _ | | Note 1: These parameters are characterized, but not tested in manufacturing. ### FIGURE 30-7: INPUT CAPTURE (CAPx) TIMING CHARACTERISTICS ### TABLE 30-25: INPUT CAPTURE MODULE TIMING REQUIREMENTS AC CHARACTERISTICS Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. | Max. | Units | Con | nditions | | |---------------|--------|--------------------------------|-----------------------------------|------|-------|-----------------------------------------|----------------------------------|--| | IC10 | TccL | ICx Input Low Time | [(12.5 ns or 1 TPB)/N]<br>+ 25 ns | _ | ns | Must also<br>meet<br>parameter<br>IC15. | N = prescale<br>value (1, 4, 16) | | | IC11 | TCCH | ICx Input High Time | [(12.5 ns or 1 TPB)/N]<br>+ 25 ns | _ | ns | Must also<br>meet<br>parameter<br>IC15. | | | | IC15 | TCCP | ICx Input Period | [(25 ns or 2 TPB)/N]<br>+ 50 ns | | ns | _ | | | Note 1: These parameters are characterized, but not tested in manufacturing. ### FIGURE 30-8: OUTPUT COMPARE MODULE (OCx) TIMING CHARACTERISTICS ### TABLE 30-26: OUTPUT COMPARE MODULE TIMING REQUIREMENTS | AC CHA | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |---------------|--------------------|--------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------------------|--|--| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. | Typical <sup>(2)</sup> | Max. | Units | Conditions | | | | OC10 | TccF | OCx Output Fall Time | _ | _ | _ | ns | See parameter DO32 | | | | OC11 | TCCR | OCx Output Rise Time | _ | _ | _ | ns | See parameter DO31 | | | - Note 1: These parameters are characterized, but not tested in manufacturing. - 2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. ### FIGURE 30-9: OCx/PWM MODULE TIMING CHARACTERISTICS ### TABLE 30-27: SIMPLE OCX/PWM MODE TIMING REQUIREMENTS | AC CHAF | RACTERIST | rics | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ for Inc. $-40^{\circ}\text{C} \leq \text{TA} \leq +105^{\circ}\text{C}$ for V | | | C for Industrial | | |--------------|-----------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|------------------|---| | Param<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min Typical <sup>(2)</sup> Max Units Condition | | | | | | OC15 | TFD | Fault Input to PWM I/O Change | _ | _ | 50 | ns | _ | | OC20 | TFLT | Fault Input Pulse Width | 50 | _ | _ | ns | _ | - Note 1: These parameters are characterized, but not tested in manufacturing. - 2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. FIGURE 30-10: SPIX MODULE MASTER MODE (CKE = 0) TIMING CHARACTERISTICS TABLE 30-28: SPIx MASTER MODE (CKE = 0) TIMING REQUIREMENTS | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |--------------------|-----------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|----|--------------------|--| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. Typical <sup>(2)</sup> Max. Units Conditions | | | | | | | SP10 | TscL | SCKx Output Low Time (Note 3) | Tsck/2 | _ | | ns | _ | | | SP11 | TscH | SCKx Output High Time (Note 3) | Tsck/2 | _ | _ | ns | _ | | | SP20 | TscF | SCKx Output Fall Time (Note 4) | _ | _ | _ | ns | See parameter DO32 | | | SP21 | TscR | SCKx Output Rise Time (Note 4) | _ | _ | _ | ns | See parameter DO31 | | | SP30 | TDOF | SDOx Data Output Fall Time (Note 4) | _ | _ | _ | ns | See parameter DO32 | | | SP31 | TDOR | SDOx Data Output Rise Time (Note 4) | _ | _ | _ | ns | See parameter DO31 | | | SP35 | TscH2DoV, | SDOx Data Output Valid after | _ | _ | 15 | ns | VDD > 2.7V | | | | TscL2DoV | SCKx Edge | _ | | 20 | ns | VDD < 2.7V | | | SP40 | TDIV2scH,<br>TDIV2scL | Setup Time of SDIx Data Input to SCKx Edge | 10 | _ | | ns | _ | | | SP41 | TscH2DIL,<br>TscL2DIL | Hold Time of SDIx Data Input to SCKx Edge | 10 | _ | _ | ns | _ | | - Note 1: These parameters are characterized, but not tested in manufacturing. - **2:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - **3:** The minimum clock period for SCKx is 50 ns. Therefore, the clock generated in Master mode must not violate this specification. - 4: Assumes 50 pF load on all SPIx pins. **FIGURE 30-11:** SPIX MODULE MASTER MODE (CKE = 1) TIMING CHARACTERISTICS SP36 1 SCKx (CKP = 0)SP11 SP10 **SP21** SP20 SCKX (CKP = 1)SP35 **SP20 SP21** MSb LSb Bit 14 SDOX SP30,SP31 SDIX MSb In LSb In SP40 SP41 Note: Refer to Figure 30-1 for load conditions. TABLE 30-29: SPIX MODULE MASTER MODE (CKE = 1) TIMING REQUIREMENTS | AC CHA | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |---------------|-------------------------------------------------|-------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|--------------------|--|--| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. Typ. <sup>(2)</sup> Max. Units Condition | | | | | | | | SP10 | TscL | SCKx Output Low Time (Note 3) | Tsck/2 | _ | _ | ns | _ | | | | SP11 | TscH | SCKx Output High Time (Note 3) | Tsck/2 | _ | _ | ns | _ | | | | SP20 | TscF | SCKx Output Fall Time (Note 4) | _ | _ | _ | ns | See parameter DO32 | | | | SP21 | TscR | SCKx Output Rise Time (Note 4) | _ | _ | _ | ns | See parameter DO31 | | | | SP30 | TDOF | SDOx Data Output Fall Time (Note 4) | _ | _ | _ | ns | See parameter DO32 | | | | SP31 | TDOR | SDOx Data Output Rise Time (Note 4) | _ | _ | _ | ns | See parameter DO31 | | | | SP35 | TscH2DoV, | • | _ | _ | 15 | ns | VDD > 2.7V | | | | | TscL2poV | SCKx Edge | _ | _ | 20 | ns | VDD < 2.7V | | | | SP36 | TDOV2SC,<br>TDOV2SCL | SDOx Data Output Setup to First SCKx Edge | 15 | _ | _ | ns | _ | | | | SP40 | SP40 TDIV2scH, Setup Time of SDIx Data Input to | | | | _ | ns | VDD > 2.7V | | | | | TDIV2scL | SCKx Edge | 20 | _ | _ | ns | VDD < 2.7V | | | | SP41 | TscH2DIL, | Hold Time of SDIx Data Input | 15 | _ | _ | ns | VDD > 2.7V | | | | | TscL2DIL | to SCKx Edge | 20 | _ | | ns | VDD < 2.7V | | | - Note 1: These parameters are characterized, but not tested in manufacturing. - **2:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - 3: The minimum clock period for SCKx is 50 ns. Therefore, the clock generated in Master mode must not violate this specification. - 4: Assumes 50 pF load on all SPIx pins. FIGURE 30-12: SPIX MODULE SLAVE MODE (CKE = 0) TIMING CHARACTERISTICS TABLE 30-30: SPIX MODULE SLAVE MODE (CKE = 0) TIMING REQUIREMENTS | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial -40°C ≤ TA ≤ +105°C for V-temp | | | | | | |--------------------|-----------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|----|--------------------|--| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. Typ. <sup>(2)</sup> Max. Units Condition | | | | | | | SP70 | TscL | SCKx Input Low Time (Note 3) | Tsck/2 | _ | _ | ns | _ | | | SP71 | TscH | SCKx Input High Time (Note 3) | Tsck/2 | _ | _ | ns | _ | | | SP72 | TscF | SCKx Input Fall Time | _ | _ | _ | ns | See parameter DO32 | | | SP73 | TscR | SCKx Input Rise Time | _ | _ | _ | ns | See parameter DO31 | | | SP30 | TDOF | SDOx Data Output Fall Time (Note 4) | _ | | | ns | See parameter DO32 | | | SP31 | TDOR | SDOx Data Output Rise Time (Note 4) | _ | | _ | ns | See parameter DO31 | | | SP35 | TscH2DoV, | | _ | _ | 15 | ns | VDD > 2.7V | | | | TscL2DoV | SCKx Edge | | | 20 | ns | VDD < 2.7V | | | SP40 | TDIV2scH,<br>TDIV2scL | Setup Time of SDIx Data Input to SCKx Edge | 10 | 1 | | ns | _ | | | SP41 | TSCH2DIL,<br>TSCL2DIL | Hold Time of SDIx Data Input to SCKx Edge | 10 | 1 | _ | ns | _ | | | SP50 | TssL2scH,<br>TssL2scL | SSx ↓ to SCKx ↑ or SCKx Input | 175 | | _ | ns | _ | | | SP51 | TssH2DoZ | SSx ↑ to SDOx Output<br>High-Impedance (Note 3) | 5 | | 25 | ns | _ | | | SP52 | TscH2ssH<br>TscL2ssH | SSx after SCKx Edge | Tsck + 20 | _ | _ | ns | _ | | - Note 1: These parameters are characterized, but not tested in manufacturing. - 2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - 3: The minimum clock period for SCKx is 50 ns. - 4: Assumes 50 pF load on all SPIx pins. FIGURE 30-13: SPIX MODULE SLAVE MODE (CKE = 1) TIMING CHARACTERISTICS SP60 SSx SP52 SP50 SCKx (CKP = 0) SP71 SP70 SP72 **SP73** SCKx (CKP = 1)SP73 SP72 MSb Bit 14 LSb SDOx SP30,SP31 SP51 SDIx MSb In Bit 14 LSb In SP40 SP41 Note: Refer to Figure 30-1 for load conditions. TABLE 30-31: SPIX MODULE SLAVE MODE (CKE = 1) TIMING REQUIREMENTS | AC CHA | AC CHARACTERISTICS | | | d Operating<br>otherwise st<br>g temperature | t <b>ated)</b><br>e -40°C∶ | ≤Ta≤+8 | 3V to 3.6V<br>85°C for Industrial<br>105°C for V-temp | |---------------|-----------------------|---------------------------------------------------------------------------------------------------|--------|----------------------------------------------|----------------------------|--------|-------------------------------------------------------| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. | Typical <sup>(2)</sup> | Max. | Units | Conditions | | SP70 | TscL | SCKx Input Low Time (Note 3) | Tsck/2 | _ | | ns | _ | | SP71 | TscH | SCKx Input High Time (Note 3) | Tsck/2 | _ | | ns | _ | | SP72 | TscF | SCKx Input Fall Time | _ | 5 | 10 | ns | _ | | SP73 | TscR | SCKx Input Rise Time | _ | 5 | 10 | ns | _ | | SP30 | TDOF | SDOx Data Output Fall Time (Note 4) | _ | _ | _ | ns | See parameter DO32 | | SP31 | TDOR | SDOx Data Output Rise Time (Note 4) | _ | _ | _ | ns | See parameter DO31 | | SP35 | TscH2DoV, | SDOx Data Output Valid after | _ | | 20 | ns | VDD > 2.7V | | | TscL2DoV | SCKx Edge | _ | _ | 30 | ns | VDD < 2.7V | | SP40 | TDIV2scH,<br>TDIV2scL | Setup Time of SDIx Data Input to SCKx Edge | 10 | _ | _ | ns | _ | | SP41 | TscH2DIL,<br>TscL2DIL | Hold Time of SDIx Data Input to SCKx Edge | 10 | _ | - | ns | _ | | SP50 | TssL2scH,<br>TssL2scL | $\overline{\text{SSx}} \downarrow \text{to SCKx} \downarrow \text{or SCKx} \uparrow \text{Input}$ | 175 | _ | | ns | _ | - Note 1: These parameters are characterized, but not tested in manufacturing. - **2:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - 3: The minimum clock period for SCKx is 50 ns. - 4: Assumes 50 pF load on all SPIx pins. TABLE 30-31: SPIx MODULE SLAVE MODE (CKE = 1) TIMING REQUIREMENTS (CONTINUED) | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial -40°C ≤ TA ≤ +105°C for V-temp | | | | | |--------------------|----------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|----|---| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. Typical <sup>(2)</sup> Max. Units Condition | | | | | | SP51 | TssH2DoZ | SSx ↑ to SDOx Output<br>High-Impedance<br>(Note 4) | 5 | _ | 25 | ns | | | SP52 | TscH2ssH<br>TscL2ssH | SSx ↑ after SCKx Edge | Тscк +<br>20 | | - | ns | | | SP60 | TssL2DoV | SDOx Data Output Valid after | _ | _ | 25 | ns | _ | - Note 1: These parameters are characterized, but not tested in manufacturing. - **2:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - 3: The minimum clock period for SCKx is 50 ns. - 4: Assumes 50 pF load on all SPIx pins. ### FIGURE 30-14: I2Cx BUS START/STOP BITS TIMING CHARACTERISTICS (MASTER MODE) ### FIGURE 30-15: I2Cx BUS DATA TIMING CHARACTERISTICS (MASTER MODE) TABLE 30-32: I2Cx BUS DATA TIMING REQUIREMENTS (MASTER MODE) | | RACTER | | | Standard Operation (unless otherwise Operating tempera | ng Condi<br>e stated)<br>ture -40 | ,<br>tions: 2.3<br>)°C ≤ TA ≤ | 3V to 3.6V<br>≤ +85°C for Industrial<br>≤ +105°C for V-temp | |---------------|---------|-----------------|------------------------|--------------------------------------------------------|-----------------------------------|-------------------------------|-------------------------------------------------------------| | Param.<br>No. | Symbol | Charact | eristics | Min. <sup>(1)</sup> | Max. | Units | Conditions | | IM10 | TLO:SCL | Clock Low Time | 100 kHz mode | Трв * (BRG + 2) | | μs | _ | | | | | 400 kHz mode | Трв * (BRG + 2) | _ | μs | _ | | | | | 1 MHz mode<br>(Note 2) | ТРВ * (BRG + 2) | _ | μs | _ | | IM11 | THI:SCL | Clock High Time | 100 kHz mode | Трв * (BRG + 2) | _ | μs | _ | | | | | 400 kHz mode | Трв * (BRG + 2) | _ | μs | _ | | | | | 1 MHz mode<br>(Note 2) | ТРВ * (BRG + 2) | _ | μs | _ | | IM20 | TF:SCL | SDAx and SCLx | 100 kHz mode | _ | 300 | ns | CB is specified to be | | | | Fall Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | from 10 to 400 pF | | | | | 1 MHz mode<br>(Note 2) | _ | 100 | ns | | | IM21 | TR:SCL | SDAx and SCLx | 100 kHz mode | _ | 1000 | ns | CB is specified to be | | | | Rise Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | from 10 to 400 pF | | | | | 1 MHz mode<br>(Note 2) | _ | 300 | ns | | | IM25 | TSU:DAT | Data Input | 100 kHz mode | 250 | | ns | _ | | | | Setup Time | 400 kHz mode | 100 | | ns | | | | | | 1 MHz mode<br>(Note 2) | 100 | 1 | ns | | | IM26 | THD:DAT | Data Input | 100 kHz mode | 0 | | μs | _ | | | | Hold Time | 400 kHz mode | 0 | 0.9 | μ <b>s</b> | | | | | | 1 MHz mode<br>(Note 2) | 0 | 0.3 | μS | | | IM30 | TSU:STA | Start Condition | 100 kHz mode | Трв * (BRG + 2) | | μS | Only relevant for | | | | Setup Time | 400 kHz mode | Трв * (BRG + 2) | _ | μs | Repeated Start condition | | | | | 1 MHz mode<br>(Note 2) | Трв * (BRG + 2) | _ | μs | Condition | | IM31 | THD:STA | Start Condition | 100 kHz mode | Трв * (BRG + 2) | _ | μs | After this period, the | | | | Hold Time | 400 kHz mode | TPB * (BRG + 2) | _ | μS | first clock pulse is generated | | | | | 1 MHz mode<br>(Note 2) | Трв * (BRG + 2) | _ | μs | generated | | IM33 | Tsu:sto | Stop Condition | 100 kHz mode | Трв * (BRG + 2) | _ | μs | | | | | Setup Time | 400 kHz mode | ТРВ * (BRG + 2) | _ | μS | | | | | | 1 MHz mode<br>(Note 2) | Трв * (BRG + 2) | _ | μS | | | IM34 | THD:STO | Stop Condition | 100 kHz mode | Трв * (BRG + 2) | _ | ns | | | | | Hold Time | 400 kHz mode | ТРВ * (BRG + 2) | _ | ns | | | | | | 1 MHz mode<br>(Note 2) | Трв * (BRG + 2) | _ | ns | | **Note 1:** BRG is the value of the I<sup>2</sup>C Baud Rate Generator. <sup>2:</sup> Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only). <sup>3:</sup> The typical value for this parameter is 104 ns. ### TABLE 30-32: I2Cx BUS DATA TIMING REQUIREMENTS (MASTER MODE) (CONTINUED) | AC CHARACTERISTICS | | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | |--------------------|---------|------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------------------------|--| | Param.<br>No. | Symbol | Charac | teristics | Min. <sup>(1)</sup> | Max. | Units | Conditions | | | IM40 | TAA:SCL | Output Valid | 100 kHz mode | _ | 3500 | ns | _ | | | | | from Clock | 400 kHz mode | _ | 1000 | ns | _ | | | | | | 1 MHz mode<br>(Note 2) | _ | 350 | ns | _ | | | IM45 | TBF:SDA | Bus Free Time | 100 kHz mode | 4.7 | _ | μs | The amount of time the | | | | | | 400 kHz mode | 1.3 | _ | μs | bus must be free | | | | | | 1 MHz mode<br>(Note 2) | 0.5 | _ | μS | before a new<br>transmission can start | | | IM50 | Св | Bus Capacitive l | oading | _ | 400 | pF | _ | | | IM51 | TPGD | Pulse Gobbler D | elay | 52 | 312 | ns | See Note 3 | | **Note 1:** BRG is the value of the I<sup>2</sup>C Baud Rate Generator. <sup>2:</sup> Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only). **<sup>3:</sup>** The typical value for this parameter is 104 ns. ### FIGURE 30-16: I2Cx BUS START/STOP BITS TIMING CHARACTERISTICS (SLAVE MODE) ### FIGURE 30-17: I2Cx BUS DATA TIMING CHARACTERISTICS (SLAVE MODE) TABLE 30-33: I2Cx BUS DATA TIMING REQUIREMENTS (SLAVE MODE) Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) **AC CHARACTERISTICS** Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}$ C $\leq$ TA $\leq$ +105 $^{\circ}$ C for V-temp Param. Symbol Characteristics Min. Conditions Max. Units No. **IS10** Clock Low Time 100 kHz mode 4.7 PBCLK must operate at a TLO:SCL μs minimum of 800 kHz 400 kHz mode 1.3 PBCLK must operate at a μS minimum of 3.2 MHz 1 MHz mode 0.5 μS (Note 1) IS11 100 kHz mode 4.0 PBCLK must operate at a THI:SCL Clock High Time μs minimum of 800 kHz PBCLK must operate at a 400 kHz mode 0.6 иs minimum of 3.2 MHz 1 MHz mode 0.5 μS (Note 1) **IS20** SDAx and SCLx 100 kHz mode TF:SCL 300 CB is specified to be from ns Fall Time 10 to 400 pF 400 kHz mode 300 20 + 0.1 CBns 1 MHz mode 100 ns (Note 1) IS21 SDAx and SCLx 100 kHz mode TR:SCL 1000 CB is specified to be from ns Rise Time 10 to 400 pF 400 kHz mode 20 + 0.1 CB300 ns 1 MHz mode 300 ns (Note 1) **IS25** TSU:DAT Data Input 100 kHz mode 250 ns Setup Time 400 kHz mode 100 ns 1 MHz mode 100 ns (Note 1) **IS26** THD:DAT Data Input 100 kHz mode 0 ns Hold Time 400 kHz mode 0 0.9 μS 1 MHz mode 0 0.3 μS (Note 1) **IS30** Tsu:sta Start Condition 100 kHz mode 4700 Only relevant for Repeated ns Setup Time Start condition 400 kHz mode 600 ns 1 MHz mode 250 ns (Note 1) **IS31** Start Condition 100 kHz mode 4000 After this period, the first THD:STA ns Hold Time clock pulse is generated 400 kHz mode 600 ns 1 MHz mode 250 ns (Note 1) **IS33** 100 kHz mode 4000 Tsu:sto Stop Condition ns Setup Time 400 kHz mode 600 ns 1 MHz mode 600 (Note 1) Note 1: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only). TABLE 30-33: I2Cx BUS DATA TIMING REQUIREMENTS (SLAVE MODE) (CONTINUED) | АС СНА | RACTERIS | STICS | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industria $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | |---------------|----------|-------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------------|--| | Param.<br>No. | Symbol | Charact | eristics | Min. | Max. | Units | Conditions | | | IS34 | THD:STO | Stop Condition | 100 kHz mode | 4000 | _ | ns | _ | | | | | Hold Time | 400 kHz mode | 600 | _ | ns | | | | | | | 1 MHz mode<br>(Note 1) | 250 | | ns | | | | IS40 | TAA:SCL | Output Valid from | 100 kHz mode | 0 | 3500 | ns | _ | | | | | Clock | 400 kHz mode | 0 | 1000 | ns | | | | | | | 1 MHz mode<br>(Note 1) | 0 | 350 | ns | | | | IS45 | TBF:SDA | Bus Free Time | 100 kHz mode | 4.7 | _ | μs | The amount of time the bus | | | | | | 400 kHz mode | 1.3 | | μs | must be free before a new | | | | | | 1 MHz mode<br>(Note 1) | 0.5 | _ | μs | transmission can start | | | IS50 | Св | Bus Capacitive Lo | ading | _ | 400 | pF | _ | | Note 1: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only). ### TABLE 30-34: ADC MODULE SPECIFICATIONS | | AC CHAF | RACTERISTICS | Standard Operating Conditions (see Note 5): 2.5V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{Ta} \leq +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \leq \text{Ta} \leq +105^{\circ}\text{C}$ for V-temp | | | | | | | |---------------|------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------|----------|-------------------------------------------------------------------------------------|--|--| | Param.<br>No. | Symbol | Characteristics | Min. | Typical | Max. | Units | Conditions | | | | Device : | Supply | | | | | | | | | | AD01 | AVDD | Module VDD Supply | Greater of<br>VDD – 0.3<br>or 2.5 | _ | Lesser of<br>VDD + 0.3 or<br>3.6 | V | _ | | | | AD02 | AVss | Module Vss Supply | Vss | | AVDD | ٧ | (Note 1) | | | | Referen | ce Inputs | | | | | | | | | | AD05<br>AD05a | VREFH | Reference Voltage High | AVss + 2.0<br>2.5 | 1 1 | AVDD<br>3.6 | V<br>V | (Note 1)<br>VREFH = AVDD (Note 3) | | | | AD06 | VREFL | Reference Voltage Low | AVss | _ | VREFH - 2.0 | V | (Note 1) | | | | AD07 | VREF | Absolute Reference<br>Voltage (VREFH – VREFL) | 2.0 | _ | AVDD | V | (Note 3) | | | | AD08<br>AD08a | IREF | Current Drain | | 250<br>— | 400<br>3 | μA<br>μA | ADC operating<br>ADC off | | | | Analog | Input | | | | | | | | | | AD12 | VINH-VINL | Full-Scale Input Span | VREFL | _ | VREFH | V | _ | | | | AD13 | VINL | Absolute VINL Input<br>Voltage | AVss - 0.3 | _ | AVDD/2 | V | _ | | | | AD14 | VIN | Absolute Input Voltage | AVss - 0.3 | _ | AVDD + 0.3 | ٧ | _ | | | | AD15 | _ | Leakage Current | _ | ±0.001 | ±0.610 | μA | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.3V<br>Source Impedance = 10 $k\Omega$ | | | | AD17 | RIN | Recommended<br>Impedance of Analog<br>Voltage Source | | I | 5k | Ω | (Note 1) | | | | ADC Ac | curacy – N | leasurements with Exte | rnal VREF+/\ | /REF- | | | | | | | AD20c | Nr | Resolution | | 10 data bit | s | bits | | | | | AD21c | INL | Integral Non-linearity | > -1 | _ | < 1 | LSb | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.3V | | | | AD22c | DNL | Differential Non-linearity | > -1 | _ | < 1 | LSb | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.3V<br>(Note 2) | | | | AD23c | GERR | Gain Error | > -1 | _ | < 1 | LSb | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.3V | | | | AD24c | Eoff | Offset Error | > -1 | _ | < 1 | Lsb | VINL = AVSS = 0V,<br>AVDD = 3.3V | | | | AD25c | _ | Monotonicity | _ | _ | _ | _ | Guaranteed | | | - Note 1: These parameters are not characterized or tested in manufacturing. - 2: With no missing codes. - 3: These parameters are characterized, but not tested in manufacturing. - 4: Characterized with a 1 kHz sine wave. - **5:** The ADC module is functional at VBORMIN < VDD < 2.5V, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized. **TABLE 30-34: ADC MODULE SPECIFICATIONS** | | AC CHAR | RACTERISTICS | Standard Operating Conditions (see Note 5): 2.5V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | |---------------|------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|-------|---------------------------------------------------------|--|--| | Param.<br>No. | Symbol | Characteristics | Min. | Typical | Max. | Units | Conditions | | | | ADC Ac | curacy – N | leasurements with Inter | nal VREF+/V | REF- | | | | | | | AD20d | Nr | Resolution | | 10 data bits | 3 | bits | (Note 3) | | | | AD21d | INL | Integral Non-linearity | > -1 | _ | < 1 | LSb | VINL = AVss = 0V,<br>AVDD = 2.5V to 3.6V<br>(Note 3) | | | | AD22d | DNL | Differential Non-linearity | > -1 | _ | < 1 | LSb | VINL = AVss = 0V,<br>AVDD = 2.5V to 3.6V<br>(Notes 2,3) | | | | AD23d | GERR | Gain Error | > -4 | _ | < 4 | LSb | VINL = AVss = 0V,<br>AVDD = 2.5V to 3.6V<br>(Note 3) | | | | AD24d | EOFF | Offset Error | > -2 | _ | < 2 | Lsb | VINL = AVss = 0V,<br>AVDD = 2.5V to 3.6V<br>(Note 3) | | | | AD25d | | Monotonicity | | | | _ | Guaranteed | | | | Dynami | c Performa | ance | | | | | | | | | AD32b | SINAD | Signal to Noise and Distortion | 55 | 58.5 | | dB | (Notes 3,4) | | | | AD34b | ENOB | Effective Number of bits | 9.0 | 9.5 | _ | bits | (Notes 3,4) | | | Note 1: These parameters are not characterized or tested in manufacturing. - 2: With no missing codes. - 3: These parameters are characterized, but not tested in manufacturing. - 4: Characterized with a 1 kHz sine wave. - **5:** The ADC module is functional at VBORMIN < VDD < 2.5V, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized. TABLE 30-35: 10-BIT CONVERSION RATE PARAMETERS | AC CHARA | CTERISTIC | S <sup>(2)</sup> | Standard Operating Conditions (see Note 3): 2.5V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |-----------------------------------|-----------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|--|--|--| | ADC Speed | TAD Min. | Sampling<br>Time Min. | Rs Max. | VDD | ADC Channels Configuration | | | | | 1 Msps to 400 ksps <sup>(1)</sup> | 65 ns | 132 ns | 500Ω | 3.0V to<br>3.6V | ANX CHX ADC | | | | | Up to 400 ksps | 200 ns | 200 ns | 5.0 ks2 | 2.5V to<br>3.6V | ANX SHA ADC ANX OT VREF- | | | | - **Note 1:** External VREF- and VREF+ pins must be used for correct operation. - 2: These parameters are characterized, but not tested in manufacturing. - **3:** The ADC module is functional at VBORMIN < VDD < 2.5V, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized. TABLE 30-36: ANALOG-TO-DIGITAL CONVERSION TIMING REQUIREMENTS | AC CHA | ARACTER | ISTICS | Standard Operating Conditions (see Note 4): 2.5V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | | |---------------|-----------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|------|-----------------------------------------------------------|--|--| | Param.<br>No. | Symbol | Characteristics | Min. Typical <sup>(1)</sup> Max. Units Conditions | | | | | | | | Clock P | arameter | s | | | | | | | | | AD50 | TAD | ADC Clock Period <sup>(2)</sup> | 65 | _ | _ | ns | See Table 30-35 | | | | Conver | sion Rate | | | | | | | | | | AD55 | TCONV | Conversion Time | _ | 12 TAD | _ | _ | _ | | | | AD56 | FCNV | Throughput Rate | _ | | 1000 | ksps | AVDD = 3.0V to 3.6V | | | | | | (Sampling Speed) | _ | | 400 | ksps | AVDD = 2.5V to 3.6V | | | | AD57 | TSAMP | Sample Time | 1 Tad | _ | _ | | Tsamp must be≥132 ns | | | | Timing | Paramete | rs | | | | | | | | | AD60 | TPCS | Conversion Start from Sample<br>Trigger <sup>(3)</sup> | _ | 1.0 TAD | _ | _ | Auto-Convert Trigger<br>(SSRC<2:0> = 111)<br>not selected | | | | AD61 | TPSS | Sample Start from Setting Sample (SAMP) bit | 0.5 TAD | _ | 1.5 TAD | _ | _ | | | | AD62 | TCSS | Conversion Completion to Sample Start (ASAM = 1) <sup>(3)</sup> | _ | 0.5 TAD | _ | _ | _ | | | | AD63 | TDPU | Time to Stabilize Analog Stage from ADC Off to ADC On <sup>(3)</sup> | _ | _ | 2 | μ\$ | _ | | | Note 1: These parameters are characterized, but not tested in manufacturing. - 3: Characterized by design but not tested. - **4:** The ADC module is functional at VBORMIN < VDD < 2.5V, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized. **<sup>2:</sup>** Because the sample caps will eventually lose charge, clock rates below 10 kHz can affect linearity performance, especially at elevated temperatures. FIGURE 30-18: ANALOG-TO-DIGITAL CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS (ASAM = 0, SSRC<2:0> = 000) - Software sets ADxCON. SAMP to start sampling. - 2 Sampling starts after discharge period. TSAMP is described in Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS60001104) in the "PIC32 Family Reference Manual". - 3 Software clears ADxCON. SAMP to start conversion. - 4 Sampling ends, conversion sequence starts. - (5) Convert bit 9. - 6 Convert bit 8. - Onvert bit 0. - (8) One TAD for end of conversion. FIGURE 30-19: ANALOG-TO-DIGITAL CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS (ASAM = 1, SSRC<2:0> = 111, SAMC<4:0> = 00001) TABLE 30-37: PARALLEL SLAVE PORT REQUIREMENTS | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |--------------------|--------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------------|--| | Para<br>m.No. | Symbol | Characteristics <sup>(1)</sup> | Min. | Тур. | Max. | Units | Conditions | | | PS1 | TdtV2wr<br>H | Data In Valid before WR or CS Inactive (setup time) | 20 | 1 | - | ns | _ | | | PS2 | TwrH2dt<br>I | WR or CS Inactive to Data-In Invalid (hold time) | 40 | 1 | | ns | _ | | | PS3 | TrdL2dt<br>V | RD and CS Active to Data-Out<br>Valid | _ | _ | 60 | ns | _ | | | PS4 | TrdH2dtl | RD Active or CS Inactive to Data-Out Invalid | 0 | _ | 10 | ns | _ | | | PS5 | Tcs | CS Active Time | TPB + 40 | _ | _ | ns | _ | | | PS6 | Twr | WR Active Time | Трв + 25 | _ | _ | ns | _ | | | PS7 | TRD | RD Active Time | TPB + 25 | _ | _ | ns | _ | | Note 1: These parameters are characterized, but not tested in manufacturing. FIGURE 30-21: PARALLEL MASTER PORT READ TIMING DIAGRAM TABLE 30-38: PARALLEL MASTER PORT READ TIMING REQUIREMENTS | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |--------------------|---------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------------|--| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. | Тур. | Max. | Units | Conditions | | | PM1 | TLAT | PMALL/PMALH Pulse Width | _ | 1 Трв | _ | _ | _ | | | PM2 | TADSU | Address Out Valid to PMALL/PMALH Invalid (address setup time) | _ | 2 TPB | _ | _ | 1 | | | РМ3 | TADHOLD | PMALL/PMALH Invalid to<br>Address Out Invalid (address<br>hold time) | _ | 1 TPB | _ | _ | - | | | PM4 | TAHOLD | PMRD Inactive to Address Out<br>Invalid<br>(address hold time) | 5 | _ | _ | ns | _ | | | PM5 | TRD | PMRD Pulse Width | _ | 1 TPB | _ | _ | _ | | | PM6 | Tosu | PMRD or PMENB Active to Data In Valid (data setup time) | 15 | _ | | ns | _ | | | PM7 | TDHOLD | PMRD or PMENB Inactive to Data In Invalid (data hold time) | 5 | _ | | ns | _ | | Note 1: These parameters are characterized, but not tested in manufacturing. TABLE 30-39: PARALLEL MASTER PORT WRITE TIMING REQUIREMENTS | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |--------------------|---------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------------|--| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. | Тур. | Max. | Units | Conditions | | | PM11 | Twr | PMWR Pulse Width | _ | 1 Трв | _ | _ | _ | | | PM12 | Tovsu | Data Out Valid before PMWR or PMENB goes Inactive (data setup time) | _ | 2 Трв | | | _ | | | PM13 | TDVHOLD | PMWR or PMEMB Invalid to Data<br>Out Invalid (data hold time) | _ | 1 TPB | | | _ | | Note 1: These parameters are characterized, but not tested in manufacturing. ### TABLE 30-40: OTG ELECTRICAL SPECIFICATIONS | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | |--------------------|---------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-----------------------------------------------------------------------------------| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. | Тур. | Max. | Units | Conditions | | USB313 | VUSB3V3 | USB Voltage | 3.0 | _ | 3.6 | V | Voltage on VUSB3V3<br>must be in this range<br>for proper USB<br>operation | | USB315 | VILUSB | Input Low Voltage for USB Buffer | _ | | 0.8 | V | _ | | USB316 | VIHUSB | Input High Voltage for USB Buffer | 2.0 | _ | _ | V | _ | | USB318 | VDIFS | Differential Input Sensitivity | _ | | 0.2 | V | The difference<br>between D+ and D-<br>must exceed this value<br>while VCM is met | | USB319 | VCM | Differential Common Mode Range | 0.8 | _ | 2.5 | V | _ | | USB320 | Zout | Driver Output Impedance | 28.0 | _ | 44.0 | Ω | _ | | USB321 | Vol | Voltage Output Low | 0.0 | | 0.3 | V | 1.425 kΩ load connected to VUSB3V3 | | USB322 | Vон | Voltage Output High | 2.8 | _ | 3.6 | V | 1.425 kΩ load<br>connected to ground | Note 1: These parameters are characterized, but not tested in manufacturing. TABLE 30-41: CTMU CURRENT SOURCE SPECIFICATIONS | DC CHARACTERISTICS | | | | Standard Operating Conditions (see Note 3):2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |--------------------|-----------|----------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------------------|--|--| | Param<br>No. | Symbol | Characteristic | Min. | Тур. | Max. | Units | Conditions | | | | CTMU Cur | RENT SOUR | CE | | | | | | | | | CTMUI1 | IOUT1 | Base Range <sup>(1)</sup> | _ | 0.55 | _ | μA | CTMUCON<9:8> = 01 | | | | CTMUI2 | lout2 | 10x Range <sup>(1)</sup> | _ | 5.5 | _ | μΑ | CTMUCON<9:8> = 10 | | | | CTMUI3 | Іоит3 | 100x Range <sup>(1)</sup> | _ | 55 | _ | μA | CTMUCON<9:8> = 11 | | | | CTMUI4 | lout4 | 1000x Range <sup>(1)</sup> | _ | 550 | _ | μΑ | CTMUCON<9:8> = 00 | | | | CTMUFV1 | VF | Temperature Diode Forward Voltage <sup>(1,2)</sup> | | 0.598 | 1 | ٧ | TA = +25°C,<br>CTMUCON<9:8> = 01 | | | | | | | | 0.658 | _ | V | TA = +25°C,<br>CTMUCON<9:8> = 10 | | | | | | | _ | 0.721 | _ | V | TA = +25°C,<br>CTMUCON<9:8> = 11 | | | | CTMUFV2 | VFVR | Temperature Diode Rate of | _ | -1.92 | _ | mV/ºC | CTMUCON<9:8> = 01 | | | | | | Change <sup>(1,2)</sup> | _ | -1.74 | _ | mV/ºC | CTMUCON<9:8> = 10 | | | | | | | | -1.56 | | mV/ºC | CTMUCON<9:8> = 11 | | | - Note 1: Nominal value at center point of current trim range (CTMUCON<15:10> = 000000). - 2: Parameters are characterized but not tested in manufacturing. Measurements taken with the following conditions: - VREF+ = AVDD = 3.3V - ADC module configured for conversion speed of 500 ksps - All PMD bits are cleared (PMDx = 0) - Executing a while (1) statement - Device operating from the FRC with no PLL - **3:** The CTMU module is functional at VBORMIN < VDD < VDDMIN, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized. FIGURE 30-23: EJTAG TIMING CHARACTERISTICS **TABLE 30-42: EJTAG TIMING REQUIREMENTS** | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Indus $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-te | | | | | |--------------------|------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------|--| | Param.<br>No. | Symbol | Description <sup>(1)</sup> | Min. | Max. | Units | Conditions | | | EJ1 | Ттсксус | TCK Cycle Time | 25 | _ | ns | _ | | | EJ2 | TTCKHIGH | TCK High Time | 10 | _ | ns | _ | | | EJ3 | TTCKLOW | TCK Low Time | 10 | _ | ns | _ | | | EJ4 | TTSETUP | TAP Signals Setup Time Before Rising TCK | 5 | _ | ns | _ | | | EJ5 | TTHOLD | TAP Signals Hold Time After Rising TCK | 3 | _ | ns | _ | | | EJ6 | TTDOOUT | TDO Output Delay Time from Falling TCK | _ | 5 | ns | _ | | | EJ7 | TTDOZSTATE | TDO 3-State Delay Time from Falling TCK | _ | 5 | ns | _ | | | EJ8 | TTRSTLOW | TRST Low Time | 25 | _ | ns | _ | | | EJ9 | TRF | TAP Signals Rise/Fall Time, All Input and Output | _ | | ns | _ | | Note 1: These parameters are characterized, but not tested in manufacturing. ### 31.0 50 MHz ELECTRICAL CHARACTERISTICS This section provides an overview of the PIC32MX1XX/2XX 28/36/44-pin Family electrical characteristics for devices operating at 50 MHz. The specifications for 50 MHz are identical to those shown in **Section 30.0 "Electrical Characteristics"**, with the exception of the parameters listed in this chapter. Parameters in this chapter begin with the letter "M", which denotes 50 MHz operation. For example, parameter DC29a in **Section 30.0 "Electrical Characteristics"**, is the up to 40 MHz operation equivalent for MDC29a. Absolute maximum ratings for the PIC32MX1XX/2XX 28/36/44-pin Family 50 MHz devices are listed below. Exposure to these maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at these or any other conditions, above the parameters indicated in the operation listings of this specification, is not implied. ### **Absolute Maximum Ratings** ### (See Note 1) | Ambient temperature under bias | 40°C to +85°C | |-----------------------------------------------------------------------------|--------------------------| | Storage temperature | 65°C to +150°C | | Voltage on VDD with respect to Vss | 0.3V to +4.0V | | Voltage on any pin that is not 5V tolerant, with respect to Vss (Note 3) | 0.3V to (VDD + 0.3V) | | Voltage on any 5V tolerant pin with respect to Vss when VDD ≥ 2.3V (Note 3) | 0.3V to +5.5V | | Voltage on any 5V tolerant pin with respect to Vss when VDD < 2.3V (Note 3) | 0.3V to +3.6V | | Voltage on D+ or D- pin with respect to Vusesvs | 0.3V to (VUSB3V3 + 0.3V) | | Voltage on VBUS with respect to VSS | 0.3V to +5.5V | | Maximum current out of Vss pin(s) | 300 mA | | Maximum current into VDD pin(s) (Note 2) | 300 mA | | Maximum output current sunk by any I/O pin | 15 mA | | Maximum output current sourced by any I/O pin | 15 mA | | Maximum current sunk by all ports | 200 mA | | Maximum current sourced by all ports (Note 2). | 200 mA | - **Note 1:** Stresses above those listed under "**Absolute Maximum Ratings**" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions, above those indicated in the operation listings of this specification, is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. - 2: Maximum allowable current is a function of device maximum power dissipation (see Table 30-2). - 3: See the "Pin Diagrams" section for the 5V tolerant pins. ### 31.1 DC Characteristics ### TABLE 31-1: OPERATING MIPS VS. VOLTAGE | Characteristic | VDD Range | Temp. Range | Max. Frequency | |----------------|---------------------------|----------------|------------------------------------| | Characteristic | (in Volts) <sup>(1)</sup> | (in °C) | PIC32MX1XX/2XX 28/36/44-pin Family | | MDC5 | 2.3-3.6V | -40°C to +85°C | 50 MHz | Note 1: Overall functional device operation at VBORMIN < VDD < VDDMIN is tested, but not characterized. All device Analog modules, such as ADC, etc., will function, but with degraded performance below VDDMIN. Refer to parameter BO10 in Table 30-11 for BOR values. ### TABLE 31-2: DC CHARACTERISTICS: OPERATING CURRENT (IDD) | DC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial | | | | | | | | |--------------------|-------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--|--|--| | Parameter<br>No. | Typical <sup>(3)</sup> | Max. | Units | Conditions | | | | | | | | Operating ( | Operating Current (IDD) (Note 1, 2) | | | | | | | | | | | MDC24 | 25 | 37 | mA | 50 MHz | | | | | | | - Note 1: A device's IDD supply current is mainly a function of the operating voltage and frequency. Other factors, such as PBCLK (Peripheral Bus Clock) frequency, number of peripheral modules enabled, internal code execution pattern, execution from Program Flash memory vs. SRAM, I/O pin loading and switching rate, oscillator type, as well as temperature, can have an impact on the current consumption. - 2: The test conditions for IDD measurements are as follows: - Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required) - OSC2/CLKO is configured as an I/O input pin - USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8 - CPU, Program Flash, and SRAM data memory are operational, SRAM data memory Wait states = 1 - No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is cleared - WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled - All I/O pins are configured as inputs and pulled to Vss - MCLR = VDD - CPU executing while (1) statement from Flash - 3: RTCC and JTAG are disabled - **4:** Data in "Typical" column is at 3.3V, 25°C at specified operating frequency unless otherwise stated. Parameters are for design guidance only and are not tested. TABLE 31-3: DC CHARACTERISTICS: IDLE CURRENT (IIDLE) | DC CHARACT | ERISTICS | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial | | | | | |------------------|------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------|------------|--|--|--| | Parameter<br>No. | Typical <sup>(2)</sup> | Max. | Units | Conditions | | | | | Idle Current (II | DLE): Core Of | f, Clock on | Base Current | (Note 1) | | | | | MDC34a | 8 | 13 | mA | 50 MHz | | | | - Note 1: The test conditions for IDLE current measurements are as follows: - Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required) - OSC2/CLKO is configured as an I/O input pin - USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8 - CPU is in Idle mode (CPU core Halted), and SRAM data memory Wait states = 1 - No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is cleared - · WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled - All I/O pins are configured as inputs and pulled to Vss - MCLR = VDD - · RTCC and JTAG are disabled - 2: Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. TABLE 31-4: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD) | DC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial | | | | | | | |--------------------|------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------|--|--|--|--| | Param.<br>No. | Typical <sup>(2)</sup> | Max. | Units | Conditions | | | | | | | Power-Do | own Curren | it (IPD) (Not | e 1) | | | | | | | | MDC40k | 10 | 25 | μА | -40°C | Base Power-Down Current | | | | | | MDC40n | 250 | 500 | μΑ | +85°C | Base Fower-Down Current | | | | | | Module D | ifferential | Current | | | | | | | | | MDC41e | 10 | 55 | μА | A 3.6V Watchdog Timer Current: △IWDT (Note 3) | | | | | | | MDC42e | 23 | 55 | μА | 3.6V RTCC + Timer1 w/32 kHz Crystal: ∆IRTCC (Note 3) | | | | | | | MDC43d | 1100 | 1300 | μА | 3.6V | ADC: ∆IADC (Notes 3,4) | | | | | - **Note 1:** The test conditions for IPD current measurements are as follows: - Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)</li> - · OSC2/CLKO is configured as an I/O input pin - USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8 - CPU is in Sleep mode, and SRAM data memory Wait states = 1 - No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is set - WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled - All I/O pins are configured as inputs and pulled to Vss - MCLR = VDD - · RTCC and JTAG are disabled - 2: Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - 3: The ∆ current is the additional current consumed when the module is enabled. This current should be added to the base IPD current. - 4: Test conditions for ADC module differential current are as follows: Internal ADC RC oscillator enabled. ### TABLE 31-5: EXTERNAL CLOCK TIMING REQUIREMENTS | | | MILITARE OLOGIC IIIIIII O | | | | | | | |--------------------|--------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------|----------|-------|-------------------------------|--| | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial | | | | | | | Param.<br>No. | Symbol | Characteristics | Min. | Typical | Max. | Units | Conditions | | | MOS10 | Fosc | External CLKI Frequency<br>(External clocks allowed only<br>in EC and ECPLL modes) | DC<br>4 | _ | 50<br>50 | | EC (Note 2)<br>ECPLL (Note 1) | | **Note 1:** PLL input requirements: 4 MHz ≤ FPLLIN ≤ 5 MHz (use PLL prescaler to reduce Fosc). This parameter is characterized, but tested at 10 MHz only at manufacturing. ### TABLE 31-6: SPIx MASTER MODE (CKE = 0) TIMING REQUIREMENTS | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial | | | | | | |--------------------|--------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|----|------------|--| | Param.<br>No. | Symbol | Characteristics | Min. Typical Max. Units Conditions | | | | Conditions | | | MSP10 | TscL | SCKx Output Low Time (Note 1,2) | Tsck/2 | _ | _ | ns | | | | MSP11 | TscH | SCKx Output High Time (Note 1,2) | Tsck/2 | _ | _ | ns | _ | | Note 1: These parameters are characterized, but not tested in manufacturing. ### TABLE 31-7: SPIX MODULE MASTER MODE (CKE = 1) TIMING REQUIREMENTS | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial | | | | | | | |-------------------------------------------|------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------------|--|--| | Param. No. Characteristics <sup>(1)</sup> | | | Min. | Тур. | Max. | Units | Conditions | | | | MSP10 | TscL | SCKx Output Low Time (Note 1,2) | Tsck/2 | _ | _ | ns | _ | | | | MSP11 | TscH | SCKx Output High Time (Note 1,2) | Tsck/2 | _ | | ns | _ | | | Note 1: These parameters are characterized, but not tested in manufacturing. <sup>2:</sup> This parameter is characterized, but not tested in manufacturing. <sup>2:</sup> The minimum clock period for SCKx is 40 ns. Therefore, the clock generated in Master mode must not violate this specification. <sup>2:</sup> The minimum clock period for SCKx is 40 ns. Therefore, the clock generated in Master mode must not violate this specification. TABLE 31-8: SPIX MODULE SLAVE MODE (CKE = 0) TIMING REQUIREMENTS | | • • • • • • • | •, | | | | | | |--------------------|---------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|-------|------------| | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial -40°C ≤ TA ≤ +105°C for V-temp | | | | | | Param.<br>No. | Symbol | Characteristics | Min. Typ. Max. | | | Units | Conditions | | MSP70 | TscL | SCKx Input Low Time (Note 1,2) | Tsck/2 | _ | _ | ns | _ | | MSP71 | TscH | SCKx Input High Time (Note 1,2) | Tsck/2 | _ | _ | ns | 1 | | MSP51 | TssH2DoZ | SSx ↑ to SDOx Output<br>High-Impedance (Note 2) | 5 | _ | 25 | ns | _ | Note 1: These parameters are characterized, but not tested in manufacturing. TABLE 31-9: SPIX MODULE SLAVE MODE (CKE = 1) TIMING REQUIREMENTS | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C≤TA≤+85°C for Industrial | | | | | |--------------------|--------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------|------|-------|------------| | Param.<br>No. | Symbol | Characteristics | Min. | Typical | Max. | Units | Conditions | | SP70 | TscL | SCKx Input Low Time (Note 1,2) | Tsck/2 | _ | _ | ns | _ | | SP71 | TscH | SCKx Input High Time (Note 1,2) | Tsck/2 | _ | _ | ns | _ | Note 1: These parameters are characterized, but not tested in manufacturing. <sup>2:</sup> The minimum clock period for SCKx is 40 ns. <sup>2:</sup> The minimum clock period for SCKx is 40 ns. | NOTES: | | | | | |--------|--|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # 32.0 DC AND AC DEVICE CHARACTERISTICS GRAPHS The graphs provided following this note are a statistical summary based on a limited number of samples and are provided for design guidance purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range. Note: 100 TYPICAL CTMU TEMPERATURE DIODE FORWARD VOLTAGE 8 55 LA, VFIR=-1.74 MVPC 8 55 HA, VF/R=-1.56 MVPC 20 9 Temperature (Celsius) 20 40 30 8 9 -19 -20 8 **FIGURE 32-8:** 0.800 0.750 0.600 0.450 0.400 0.700 0.6500.5500.500 0.350 Forward Voltage (V) 100 TYPICAL FRC FREQUENCY @ VDD = 3.3V 96 80 2 9 Temperature (Celsius) 20 -50 FIGURE 32-6: 7940 7960 7950 7930 7990 7980 FRC Frequency (kHz) | NOTES: | | |--------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### 33.0 PACKAGING INFORMATION #### 33.1 Package Marking Information #### 28-Lead SOIC #### Example #### 28-Lead SPDIP #### Example #### 28-Lead SSOP #### Example #### 28-Lead QFN #### Example Legend: XX...X Customer-specific information Year code (last digit of calenda Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code Pb-free JEDEC designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (@3) can be found on the outer packaging for this package. **Note:** If the full Microchip part number cannot be marked on one line, it is carried over to the next line, thus limiting the number of available characters for customer-specific information. #### 33.1 Package Marking Information (Continued) 36-Lead VTLA #### 44-Lead VTLA #### 44-Lead QFN #### 44-Lead TQFP #### Example #### Example #### Example #### Example Legend: XX...X Customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code Pb-free JEDEC designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (@3) can be found on the outer packaging for this package. **Note:** If the full Microchip part number cannot be marked on one line, it is carried over to the next line, thus limiting the number of available characters for customer-specific information. #### 33.2 Package Details This section provides the technical details of the packages. #### 28-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | |--------------------------|------------------|------|-------------|-------|--| | Dimens | Dimension Limits | | NOM | MAX | | | Number of Pins | N | | 28 | | | | Pitch | е | | 0.65 BSC | | | | Overall Height | Α | - | _ | 2.00 | | | Molded Package Thickness | A2 | 1.65 | 1.75 | 1.85 | | | Standoff | A1 | 0.05 | - | - | | | Overall Width | Е | 7.40 | 7.80 | 8.20 | | | Molded Package Width | E1 | 5.00 | 5.30 | 5.60 | | | Overall Length | D | 9.90 | 10.20 | 10.50 | | | Foot Length | L | 0.55 | 0.75 | 0.95 | | | Footprint | L1 | | 1.25 REF | | | | Lead Thickness | С | 0.09 | _ | 0.25 | | | Foot Angle | ф | 0° | 4° | 8° | | | Lead Width | b | 0.22 | _ | 0.38 | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-073B 28-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **RECOMMENDED LAND PATTERN** | | Units | | | S | |--------------------------|-------|----------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | 0.65 BSC | | | | Contact Pad Spacing | С | | 7.20 | | | Contact Pad Width (X28) | X1 | | | 0.45 | | Contact Pad Length (X28) | Y1 | | | 1.75 | | Distance Between Pads | G | 0.20 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2073A #### 28-Lead Skinny Plastic Dual In-Line (SP) - 300 mil Body [SPDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | INCHES | | |----------------------------|------------------|-------|----------|-------| | | Dimension Limits | MIN | NOM | MAX | | Number of Pins | N | | 28 | • | | Pitch | е | | .100 BSC | | | Top to Seating Plane | A | _ | _ | .200 | | Molded Package Thickness | A2 | .120 | .135 | .150 | | Base to Seating Plane | A1 | .015 | - | _ | | Shoulder to Shoulder Width | E | .290 | .310 | .335 | | Molded Package Width | E1 | .240 | .285 | .295 | | Overall Length | D | 1.345 | 1.365 | 1.400 | | Tip to Seating Plane | L | .110 | .130 | .150 | | Lead Thickness | С | .008 | .010 | .015 | | Upper Lead Width | b1 | .040 | .050 | .070 | | Lower Lead Width | b | .014 | .018 | .022 | | Overall Row Spacing § | eB | _ | _ | .430 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-070B #### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **bte:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-052C Sheet 1 of 2 #### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | N | ILLIMETER: | S | | |--------------------------|--------|------------|-----------|------| | Dimension | Limits | MIN | NOM | MAX | | Number of Plns | N | | 28 | | | Pitch | е | | 1.27 BSC | | | Overall Height | Α | 1 | | 2.65 | | Molded Package Thickness | A2 | 2.05 | - | - | | Standoff § | A1 | 0.10 | - | 0.30 | | Overall Width | E | | 10.30 BSC | | | Molded Package Width | E1 | 7.50 BSC | | | | Overall Length | D | 17,90 BSC | | | | Chamfer (Optional) | h | 0.25 | - | 0.75 | | Foot Length | L | 0.40 | - | 1.27 | | Footprint | L1 | | 1.40 REF | | | Lead Angle | Θ | 0° | 1 | ı | | Foot Angle | φ | 0° | - | 8° | | Lead Thlckness | С | 0.18 | - | 0.33 | | Lead Width | b | 0.31 | - | 0.51 | | Mold Draft Angle Top | α | 5° | 1 | 15° | | Mold Draft Angle Bottom | β | 5° | - | 15° | #### Notes: - 1. Pln 1 vlsual Index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. - 5. Datums A & B to be determined at Datum H. Mlcrochlp Technology Drawing C04-052C Sheet 2 of 2 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### RECOMMENDED LAND PATTERN | | Unlts | V | IILLIMETER: | S | |--------------------------|-------|----------|-------------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | E | 1.27 BSC | | | | Contact Pad Spacing | С | | 9.40 | | | Contact Pad Width (X28) | Χ | | | 0.60 | | Contact Pad Length (X28) | Υ | | | 2.00 | | Distance Between Pads | Gx | 0.67 | | | | Distance Between Pads | G | 7.40 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2052A # 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | |------------------------|------------------|----------|-------------|------|--| | | Dimension Limits | | NOM | MAX | | | Number of Pins | N | | 28 | | | | Pitch | е | | 0.65 BSC | | | | Overall Height | A | 0.80 | 0.90 | 1.00 | | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | | Contact Thickness | A3 | 0.20 REF | | | | | Overall Width | E | 6.00 BSC | | | | | Exposed Pad Width | E2 | 3.65 | 3.70 | 4.20 | | | Overall Length | D | | 6.00 BSC | | | | Exposed Pad Length | D2 | 3.65 | 3.70 | 4.20 | | | Contact Width | b | 0.23 | 0.30 | 0.35 | | | Contact Length | L | 0.50 | 0.55 | 0.70 | | | Contact-to-Exposed Pad | K | 0.20 | _ | - | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-105B # 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging MILLIMETERS Units MIN MON MAX **Dimension Limits** 0.65 BSC Contact Pitch Ε Optional Center Pad Width W2 4.25 Optional Center Pad Length T2 4.25 Contact Pad Spacing C1 5.70 C2 Contact Pad Spacing 5.70 0.37 Contact Pad Width (X28) X1 Contact Pad Length (X28) Y1 1.00 Distance Between Pads 0.20 #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2105A # 36-Terminal Very Thin Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [VTLA] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-187C Sheet 1 of 2 # 36-Terminal Very Thin Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [VTLA] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.mlcrochlp.com/packaging | DE | Τ. | Α | IL | Α | |----|----|---|----|---| | | Units | N | ILLIMETER | S | |-------------------------|--------|----------------|-----------|-------| | Dimension | Limits | ts MIN NOM MAX | | | | Number of Plns | N | | 36 | | | Number of Pins per Side | ND | | 10 | | | Number of Plns per Slde | NE | | 8 | | | Pitch | е | 0.50 BSC | | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.025 | ı | 0.075 | | Overall Width | E | | 5.00 BSC | | | Exposed Pad Width | E2 | 3.60 | 3.75 | 3.90 | | Overall Length | D | | 5.00 BSC | | | Exposed Pad Length | D2 | 3.60 | 3.75 | 3.90 | | Contact Wldth | b | 0,20 | 0,25 | 0.30 | | Contact Length | L | 0.20 | 0.25 | 0.30 | | Contact-to-Exposed Pad | K | 0.20 | - | - | #### Notes: - 1. Pln 1 vlsual Index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-187C Sheet 2 of 2 # 44-Terminal Very Thin Leadless Array Package (TL) – 6x6x0.9 mm Body With Exposed Pad [VTLA] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-157C Sheet 1 of 2 # 44-Terminal Very Thin Leadless Array Package (TL) – 6x6x0.9 mm Body With Exposed Pad [VTLA] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.mlcrochlp.com/packaging DETAIL A | | Unlts | N | <b>IILLIMETER</b> | S | |-------------------------|--------|----------|-------------------|-------| | Dimension | Limits | MIN | NOM | MAX | | Number of Pins | N | | 44 | | | Number of Pins per Side | ND | | 12 | | | Number of Pins per Side | NE | | 10 | | | Pitch | е | 0.50 BSC | | | | Overall Helght | Α | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.025 | - | 0.075 | | Overall Width | Е | | 6.00 BSC | | | Exposed Pad Width | E2 | 4.40 | 4.55 | 4.70 | | Overall Length | D | | 6.00 BSC | | | Exposed Pad Length | D2 | 4.40 | 4.55 | 4.70 | | Contact Width | b | 0.20 | 0.25 | 0.30 | | Contact Length | L | 0.20 | 0.25 | 0.30 | | Contact-to-Exposed Pad | K | 0.20 | - | - | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for Information purposes only. Microchip Technology Drawing C04-157C Sheet 2 of 2 #### 44-Lead Plastic Quad Flat, No Lead Package (ML) – 8x8 mm Body [QFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | |------------------------|-----------|----------|-------------|------| | Dimension | on Limits | MIN | NOM | MAX | | Number of Pins | N | | 44 | | | Pitch | е | | 0.65 BSC | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Contact Thickness | A3 | 0.20 REF | | | | Overall Width | E | | 8.00 BSC | | | Exposed Pad Width | E2 | 6.30 | 6.45 | 6.80 | | Overall Length | D | | 8.00 BSC | | | Exposed Pad Length | D2 | 6.30 | 6.45 | 6.80 | | Contact Width | b | 0.25 | 0.30 | 0.38 | | Contact Length | L | 0.30 | 0.40 | 0.50 | | Contact-to-Exposed Pad | K | 0.20 | - | - | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-103B #### 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | | MILLIM | ETERS | | |----------------------------|----|--------|----------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | E | | 0.65 BSC | | | Optional Center Pad Width | W2 | | | 6.80 | | Optional Center Pad Length | T2 | | | 6.80 | | Contact Pad Spacing | C1 | | 8.00 | | | Contact Pad Spacing | C2 | | 8.00 | | | Contact Pad Width (X44) | X1 | | | 0.35 | | Contact Pad Length (X44) | Y1 | | | 0.80 | | Distance Between Pads | G | 0.25 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2103A #### 44-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | |--------------------------|------------------|-----------|-------------|------| | | Dimension Limits | MIN | NOM | MAX | | Number of Leads | N | | 44 | | | Lead Pitch | е | 0.80 BSC | | | | Overall Height | A | - | - | 1.20 | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | Standoff | A1 | 0.05 | - | 0.15 | | Foot Length | L | 0.45 | 0.60 | 0.75 | | Footprint | L1 | | 1.00 REF | | | Foot Angle | ф | 0° | 3.5° | 7° | | Overall Width | E | 12.00 BSC | | | | Overall Length | D | 12.00 BSC | | | | Molded Package Width | E1 | 10.00 BSC | | | | Molded Package Length | D1 | 10.00 BSC | | | | Lead Thickness | С | 0.09 | _ | 0.20 | | Lead Width | b | 0.30 | 0.37 | 0.45 | | Mold Draft Angle Top | α | 11° | 12° | 13° | | Mold Draft Angle Bottom | β | 11° | 12° | 13° | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Chamfers at corners are optional; size may vary. - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-076B 44-Lead Plastic Thin Quad Flatpack (PT) 10X10X1 mm Body, 2.00 mm Footprint [TQFP] **lote:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | Units | | N | <b>/ILLI</b> METER | S | |--------------------------|----|------|--------------------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | E | | 0.80 BSC | | | Contact Pad Spacing | C1 | | 11.40 | | | Contact Pad Spacing | C2 | | 11.40 | | | Contact Pad Wldth (X44) | X1 | | | 0.55 | | Contact Pad Length (X44) | Y1 | | | 1.50 | | Distance Between Pads | G | 0.25 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2076B #### APPENDIX A: REVISION HISTORY #### Revision A (May 2011) This is the initial released version of this document. #### **Revision B (October 2011)** The following two global changes are included in this revision: - All packaging references to VLAP have been changed to VTLA throughout the document - · All references to VCORE have been removed - All occurrences of the ASCL1, ASCL2, ASDA1, and ASDA2 pins have been removed - V-temp temperature range (-40°C to +105°C) was added to all electrical specification tables This revision includes the addition of the following devices: - PIC32MX130F064B - PIC32MX230F064B - PIC32MX130F064C - PIC32MX230F064C - PIC32MX130F064D - PIC32MX230F064D - PIC32MX150F128B - PIC32MX250F128B - PIC32MX150F128C - PIC32MX250F128C - PIC32MX150F128D - PIC32MX250F128D Text and formatting changes were incorporated throughout the document. All other major changes are referenced by their respective section in Table A-1. #### TABLE A-1: MAJOR SECTION UPDATES | Section | Update Description | |-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | "32-bit Microcontrollers (up to 128 KB<br>Flash and 32 KB SRAM) with Audio<br>and Graphics Interfaces, USB, and<br>Advanced Analog" | Split the existing Features table into two: PIC32MX1XX General Purpose Family Features (Table 1) and PIC32MX2XX USB Family Features (Table 2). | | | Added the SPDIP package reference (see Table 1, Table 2, and "Pin Diagrams"). | | | Added the new devices to the applicable pin diagrams. | | | Changed PGED2 to PGED1 on pin 35 of the 36-pin VTLA diagram for PIC32MX220F032C, PIC32MX220F016C, PIC32MX230F064C, and PIC32MX250F128C devices. | | 1.0 "Device Overview" | Added the SPDIP package reference and updated the pin number for AN12 for 44-pin QFN devices in the Pinout I/O Descriptions (see Table 1-1). | | | Added the PGEC4/PGED4 pin pair and updated the C1INA-C1IND and C2INA-C2IND pin numbers for 28-pin SSOP/SPDIP/SOIC devices in the Pinout I/O Descriptions (see Table 1-1). | | 2.0 "Guidelines for Getting Started with 32-bit Microcontrollers" | Updated the Recommended Minimum Connection diagram (see Figure 2-1). | TABLE A-1: MAJOR SECTION UPDATES (CONTINUED) | Section | Update Description | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4.0 "Memory Organization" | Added Memory Maps for the new devices (see Figure 4-3 and Figure 4-4). | | | Removed the BMXCHEDMA bit from the Bus Matrix Register map (see Table 4-1). | | | Added the REFOTRIM register, added the DIVSWEN bit to the REFOCON registers, added Note 4 to the ULOCK and SOSCEN bits and added the PBDIVRDY bit in the OSCCON register in the in the System Control Register map (see Table 4-16). | | | Removed the ALTI2C1 and ALTI2C2 bits from the DEVCFG3 register and added Note 1 to the UPLLEN and UPLLIDIV<2:0> bits of the DEVCFG2 register in the Device Configuration Word Summary (see Table 4-17). | | | Updated Note 1 in the Device and Revision ID Summary (see Table 4-18). | | | Added Note 2 to the PORTA Register map (see Table 4-19). | | | Added the ANSB6 and ANSB12 bits to the ANSELB register in the PORTB Register map (see Table 4-20). | | | Added Notes 2 and 3 to the PORTC Register map (see Table 4-21). | | | Updated all register names in the Peripheral Pin Select Register map (see Table 4-23). | | | Added values in support of new devices (16 KB RAM and 32 KB RAM) in the Data RAM Size register (see Register 4-5). | | | Added values in support of new devices (64 KB Flash and 128 KB Flash) in the Data RAM Size register (see Register 4-5). | | 8.0 "Oscillator Configuration" | Added Note 5 to the PIC32MX1XX/2XX Family Clock Diagram (see Figure 8-1). | | | Added the PBDIVRDY bit and Note 2 to the Oscillator Control register (see Register 8-1). | | | Added the DIVSWEN bit and Note 3 to the Reference Oscillator Control register (see Register 8-3). | | | Added the REFOTRIM register (see Register 8-4). | | 21.0 "10-bit Analog-to-Digital | Updated the ADC1 Module Block Diagram (see Figure 21-1). | | Converter (ADC)" | Updated the Notes in the ADC Input Select register (see Register 21-4). | | 24.0 "Charge Time Measurement | Updated the CTMU Block Diagram (see Figure 24-1). | | Unit (CTMU)" | Added Note 3 to the CTMU Control register (see Register 24-1) | | 26.0 "Special Features" | Added Note 1 and the PGEC4/PGED4 pin pair to the ICESEL<1:0> bits in DEVCFG0: Device Configuration Word 0 (see Register 26-1). | | | Removed the ALTI2C1 and ALTI2C2 bits from the Device Configuration Word 3 register (see Register 26-4). | | | Removed 26.3.3 "Power-up Requirements". | | | Added Note 3 to the Connections for the On-Chip Regulator diagram (see Figure 26-2). | | | Updated the Block Diagram of Programming, Debugging and Trace Ports diagram (see Figure 26-3). | TABLE A-1: MAJOR SECTION UPDATES (CONTINUED) | Section | Update Description | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 29.0 "Electrical Characteristics" | Updated the Absolute Maximum Ratings (removed Voltage on VCORE with respect to Vss). | | | Added the SPDIP specification to the Thermal Packaging Characteristics (see Table 29-2). | | | Updated the Typical values for parameters DC20-DC24 in the Operating Current (IDD) specification (see Table 29-5). | | | Updated the Typical values for parameters DC30a-DC34a in the Idle Current (IIDLE) specification (see Table 29-6). | | | Updated the Typical values for parameters DC40i and DC40n and removed parameter DC40m in the Power-down Current (IPD) specification (see Table 29-7). | | | Removed parameter D320 (VCORE) from the Internal Voltage Regulator Specifications and updated the Comments (see Table 29-13). | | | Updated the Minimum, Typical, and Maximum values for parameter F20b in the Internal FRC Accuracy specification (see Table 29-17). | | | Removed parameter SY01 (TPWRT) and removed all Conditions from Resets Timing (see Table 29-20). | | | Updated all parameters in the CTMU Specifications (see Table 29-39). | | 31.0 "Packaging Information" | Added the 28-lead SPDIP package diagram information (see <b>31.1 "Package Marking Information"</b> and <b>31.2 "Package Details"</b> ). | | "Product Identification System" | Added the SPDIP (SP) package definition. | #### **Revision C (November 2011)** All major changes are referenced by their respective section in Table A-2. TABLE A-2: MAJOR SECTION UPDATES | Section | Update Description | |----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | "32-bit Microcontrollers (up to 128 KB Flash and 32 KB SRAM) with Audio and Graphics Interfaces, USB, and Advanced Analog" | Revised the source/sink on I/O pins (see "Input/Output" on page 1). Added the SPDIP package to the PIC32MX220F032B device in the PIC32MX2XX USB Family Features (see Table 2). | | 4.0 "Memory Organization" | Removed ANSB6 from the ANSELB register and added the ODCB6, ODCB10, and ODCB11 bits in the PORTB Register Map (see Table 4-20). | | 29.0 "Electrical Characteristics" | Updated the minimum value for parameter OS50 in the PLL Clock Timing Specifications (see Table 29-16). | #### Revision D (February 2012) All occurrences of VUSB were changed to: VUSB3V3. In addition, text and formatting changes were incorporated throughout the document. All other major changes are referenced by their respective section in Table A-3. TABLE A-3: MAJOR SECTION UPDATES | Section | Update Description | |----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | "32-bit Microcontrollers (up to 128 | Corrected a part number error in all pin diagrams. | | KB Flash and 32 KB SRAM) with<br>Audio and Graphics Interfaces, USB,<br>and Advanced Analog" | Updated the DMA Channels (Programmable/Dedicated) column in the PIC32MX1XX General Purpose Family Features (see Table 1). | | 1.0 "Device Overview" | Added the TQFP and VTLA packages to the 44-pin column heading and updated the pin numbers for the SCL1, SCL2, SDA1, and SDA2 pins in the Pinout I/O Descriptions (see Table 1-1). | | 7.0 "Interrupt Controller" | Updated the Note that follows the features. | | | Updated the Interrupt Controller Block Diagram (see Figure 7-1). | | 29.0 "Electrical Characteristics" | Updated the Maximum values for parameters DC20-DC24, and the Minimum value for parameter DC21 in the Operating Current (IDD) DC Characteristics (see Table 29-5). | | | Updated all Minimum and Maximum values for the Idle Current (IIDLE) DC Characteristics (see Table 29-6). | | | Updated the Maximum values for parameters DC40k, DC40l, DC40n, and DC40m in the Power-down Current (IPD) DC Characteristics (see Table 29-7). | | | Changed the minimum clock period for SCKx from 40 ns to 50 ns in Note 3 of the SPIx Master and Slave Mode Timing Requirements (see Table 29-26 through Table 29-29). | | 30.0 "DC and AC Device<br>Characteristics Graphs" | Updated the Typical liDLE Current @ VDD = 3.3V graph (see Figure 30-5). | #### Revision E (October 2012) All singular pin diagram occurrences of CVREF were changed to: CVREFOUT. In addition, minor text and formatting changes were incorporated throughout the document. All major changes are referenced by their respective section in Table A-4. TABLE A-4: MAJOR SECTION UPDATES | Section | Update Description | |----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | "32-bit Microcontrollers (up to<br>128 KB Flash and 32 KB SRAM)<br>with Audio and Graphics<br>Interfaces, USB, and Advanced<br>Analog" | Updated the following feature sections: • "Operating Conditions" • "Communication Interfaces" | | 2.0 "Guidelines for Getting<br>Started with 32-bit MCUs" | Removed Section 2.8 "Configuration of Analog and Digital Pins During ICSP Operations". | | 3.0 "CPU" | Removed references to GPR shadow registers in <b>3.1 "Features"</b> and <b>3.2.1 "Execution Unit"</b> . | | 4.0 "Memory Organization" | Updated the BRG bit range in the SPI1 and SPI2 Register Map (see Table 4-8). Added the PWP<6> bit to the Device Configuration Word Summary (see Table 4-17). | | 5.0 "Flash Program Memory" | Added a note with Flash page size and row size information. | | 7.0 "Interrupt Controller" | Updated the TPC<2:0> bit definitions (see Register 7-1). Updated the IPTMR<31:0> bit definition (see Register 7-3). | | 8.0 "Oscillator Configuration" | Updated the PIC32MX1XX/2XX Family Clock Diagram (see Figure 8-1). Updated the RODIV<14:0> bit definitions (see Register 8-3). | | 10.0 "USB On-The-Go (OTG)" | Updated the Notes in the USB Interface Diagram (see Figure 10-1). | | 18.0 "Universal Asynchronous<br>Receiver Transmitter (UART)" | Updated the baud rate range in the list of primary features. | | 26.0 "Special Features" | Added the PWP<6> bit to the Device Configuration Word 0 (see Register 26-1). | | 29.0 "Electrical Characteristics" | Added Note 1 to Operating MIPS vs. Voltage (see Table 29-1). | | | Added Note 2 to DC Temperature and Voltage Specifications (see Table 29-4). | | | Updated the Conditions for parameter DC25 in DC Characteristics: Operating Current (IDD) (see Table 29-5). | | | Added Note 2 to Electrical Characteristics: BOR (see Table 29-10). | | | Added Note 4 to Comparator Specifications (see Table 29-12). | | | Added Note 5 to ADC Module Specifications (see Table 29-32). | | | Updated the 10-bit Conversion Rate Parameters and added Note 3 (see Table 29-33). | | | Added Note 4 to the Analog-to-Digital Conversion Timing Requirements (see Table 29-34). | | | Added Note 3 to CTMU Current Source Specifications (see Table 29-39). | | 30.0 "50 MHz Electrical Characteristics" | New chapter with electrical characteristics for 50 MHz devices. | | 31.0 "Packaging Information" | The 36-pin and 44-pin VTLA packages have been updated. | #### Revision F (February 2014) This revision includes the addition of the following devices: • PIC32MX170F256B • PIC32MX270F256B • PIC32MX170F256D • PIC32MX270F256D In addition, this revision includes the following major changes as described in Table A-5, as well as minor updates to text and formatting, which were incorporated throughout the document. #### TABLE A-5: MAJOR SECTION UPDATES | Section | Update Description | |---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | 32-bit Microcontrollers (up to 256 | Added new devices to the family features (see Table 1 and Table 2). | | KB Flash and 64 KB SRAM) with<br>Audio and Graphics Interfaces,<br>USB, and Advanced Analog | Updated pin diagrams to include new devices (see "Pin Diagrams"). | | 1.0 "Device Overview" | Added Note 3 reference to the following pin names: VBUS, VUSB3V3, VBUSON, D+, D-, and USBID. | | 2.0 "Guidelines for Getting | Replaced Figure 2-1: Recommended Minimum Connection. | | Started with 32-bit MCUs" | Updated Figure 2-2: MCLR Pin Connections. | | | Added 2.9 "Sosc Design Recommendation". | | 4.0 "Memory Organization" | Added memory tables for devices with 64 KB RAM (see Table 4-4 through Table 4-5). | | | Changed the Virtual Addresses for all registers and updated the PWP bits in the DEVCFG: Device Configuration Word Summary (see Table 4-17). | | | Updated the ODCA, ODCB, and ODCC port registers (see Table 4-19, Table 4-20, and Table 4-21). | | | The RTCTIME, RTCDATE, ALRMTIME, and ALRMDATE registers were updated (see Table 4-25). | | | Added Data Ram Size value for 64 KB RAM devices (see Register 4-5). | | | Added Program Flash Size value for 256 KB Flash devices (see Register 4-5). | | 12.0 "Timer1" | The Timer1 block diagram was updated to include the 16-bit data bus (see Figure 12-1). | | 13.0 "Timer2/3, Timer4/5" | The Timer2-Timer5 block diagram (16-bit) was updated to include the 16-bit data bus (see Figure 13-1). | | | The Timer2/3, Timer4/5 block diagram (32-bit) was updated to include the 32-bit data bus (see Figure 13-1). | | 19.0 "Parallel Master Port (PMP)" | The CSF<1:0> bit value definitions for '00' and '01' were updated (see Register 19-1). | | | Bit 14 in the Parallel Port Address register (PMADDR) was updated (see Register 19-3). | | 20.0 "Real-Time Clock and | The following registers were updated: | | Calendar (RTCC)" | RTCTIME (see Register 20-3) | | | RTCDATE (see Register 20-4) | | | ALRMTIME (see Register 20-5) | | | ALRMDATE (see Register 20-6) | | 26.0 "Special Features" | Updated the PWP bits (see Register 26-1). | | 29.0 "Electrical Characteristics" | Added parameters DO50 and DO50a to the Capacitive Loading Requirements on Output Pins (see Table 29-14). | | | Added Note 5 to the IDD DC Characteristics (see Table 29-5). | | | Added Note 4 to the IDLE DC Characteristics (see Table 29-6). | | | Added Note 5 to the IPD DC Characteristics (see Table 29-7). | | | Updated the conditions for parameters USB321 (VOL) and USB322 (VOH) in the OTG Electrical Specifications (see Table 29-38). | | Product Identification System | Added 40 MHz speed information. | #### Revision G (April 2015) This revision includes the addition of the following devices: - PIC32MX130F256B - PIC32MX230F256B - PIC32MX130F256D - PIC32MX230F256D The title of the document was updated to avoid confusion with the PIC32MX1XX/2XX/5XX 64/100-pin Family data sheet. All peripheral SFR maps have been relocated from the Memory chapter to their respective peripheral chapters. In addition, this revision includes the following major changes as described in Table A-6, as well as minor updates to text and formatting, which were incorporated throughout the document. TABLE A-6: MAJOR SECTION UPDATES | Section | Update Description | |--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 32-bit Microcontrollers (up to 256 KB Flash and 64 KB SRAM) with Audio and Graphics Interfaces, USB, and Advanced Analog | Added new devices to the family features (see Table 1 and Table 2). Updated pin diagrams to include new devices (see Pin Diagrams). | | 2.0 "Guidelines for Getting<br>Started with 32-bit MCUs" | Updated these sections: 2.2 "Decoupling Capacitors", 2.3 "Capacitor on Internal Voltage Regulator (VCAP)", 2.4 "Master Clear (MCLR) Pin", 2.8.1 "Crystal Oscillator Design Consideration" | | 4.0 "Memory Organization" | Added Memory Map for new devices (see Figure 4-6). | | 14.0 "Watchdog Timer (WDT)" | New chapter created from content previously located in the Special Features chapter. | | 30.0 "Electrical Characteristics" | Removed parameter D312 (TSET) from the Comparator Specifications (see Table 30-12). | | | Added the Comparator Voltage Reference Specifications (see Table 30-13). | | | Updated Table 30-12. | #### Revision H (July 2015) This revision includes the following major changes as described in Table A-7, as well as minor updates to text and formatting, which were incorporated throughout the document. TABLE A-7: MAJOR SECTION UPDATES | Section | Update Description | | |----------------------------------------------------------|-----------------------------------------------------------------------------------------------|--| | 2.0 "Guidelines for Getting<br>Started with 32-bit MCUs" | Section 2.9 "Sosc Design Recommendation" was removed. | | | 8.0 "Oscillator Configuration" | The Primary Oscillator (POSC) logic in the Oscillator diagram was updated (see Figure 8-1). | | | 30.0 "Electrical Characteristics" | The Power-Down Current (IPD) DC Characteristics parameter DC40k was updated (see Table 30-7). | | | | Table 30-9: "DC Characteristics: I/O Pin Input Injection current Specifications" was added. | | #### Revision J (April 2016) This revision includes the following major changes as described in Table A-8, as well as minor updates to text and formatting, which were incorporated throughout the document. TABLE A-8: MAJOR SECTION UPDATES | Section | Update Description | |----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | "32-bit Microcontrollers (up to<br>256 KB Flash and 64 KB<br>SRAM) with Audio and<br>Graphics Interfaces, USB, and<br>Advanced Analog" | The PIC32MX270FDB device and Note 4 were added to TABLE 2: "PIC32MX2XX 28/36/44-pin USB Family Features". | | 2.0 "Guidelines for Getting<br>Started with 32-bit MCUs" | EXAMPLE 2-1: "Crystal Load Capacitor Calculation" was updated. | | 30.0 "Electrical<br>Characteristics" | Parameter DO50a (Csosc) was removed from the Capacitive Loading Requirements on Output Pins AC Characteristics (see Table 30-16). | | "Product Identification<br>System" | The device mapping was updated to include type B for Software Targeting. | #### Revision K (May 2018) This revision includes the following major changes as described in Table A-9, as well as minor updates to text and formatting, which were incorporated throughout the document. TABLE A-9: MAJOR SECTION UPDATES | Section | Update Description | |----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | "32-bit Microcontrollers (up to<br>256 KB Flash and 64 KB<br>SRAM) with Audio and<br>Graphics Interfaces, USB, and<br>Advanced Analog" | The PIC32MX270F256DB device and Note 4 were removed from the PIC32MX2XX 28/36/44-Pin USB Family Features (see Table 2). | | "Product Identification System" | Type B for Software Targeting was removed. | | Section 2.10 "Considerations<br>When Interfacing To Remotely<br>Powered Circuits" | A new section has been added. | #### **Revision L (September 2019)** This revision includes the following major changes as described in Table A-10, as well as minor updates to text and formatting, which were incorporated throughout the document. #### TABLE A-10: MAJOR SECTION UPDATES | Section | Update Description | |----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2.0 "Guidelines for Getting<br>Started with 32-bit MCUs" | Added new section 2.11 "EMI/EMC/EFT (IEC 61000-4-4 and IEC 61000-4-2) Suppression Considerations" | | 17.0 "Serial Peripheral<br>Interface (SPI)" | Updated information for the FRMPOL bit for Register 17-1: "SPIx CON: SPI Control Register" | | 20.0 "Parallel Master Port (PMP)" | <ul> <li>Updated Register 20-2: "PMMODE: Parallel Port Mode Register" with a new Note 3</li> <li>Updated Register Register 20-5: "PMSTAT: Parallel Port Status Register (Slave modes only)" with a new Note 1</li> </ul> | | 22.0 "10-bit Analog-to-Digital<br>Converter (ADC)" | <ul> <li>Updated Note 2 of FIGURE 22-1: "ADC1 Module Block Diagram"</li> <li>Updated Note 4 of Register 22-4: "AD1CHS: ADC Input Select Register"</li> </ul> | | NOTES: | | | | |--------|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### **INDEX** | Numerics | Core Exception Types | | |----------------------------------------------------------------|-----------------------------------------------------------------------|-----| | 50 MHz Electrical Characteristics | EJTAG Debug Support | | | Δ. | Power Management | | | A | CPU Module | | | AC Characteristics | Customer Change Notification Service<br>Customer Notification Service | | | 10-Bit Conversion Rate Parameters | Customer Support | | | ADC Specifications | Oustomer Support | | | Analog-to-Digital Conversion Requirements | D | | | EJTAG Timing Requirements | DC and AC Characteristics | | | Internal FRC Accuracy | Graphs and Tables | 311 | | Internal RC Accuracy | DC Characteristics | | | OTG Electrical Specifications | I/O Pin Input Specifications | | | Parallel Master Port Read Requirements | I/O Pin Output Specifications | | | Parallel Master Port Write Requirements302 | Idle Current (IDLE) | | | Parallel Slave Port Requirements | Power-Down Current (IPD) | | | PLL Clock Timing | Program Memory | 270 | | Analog-to-Digital Converter (ADC) | Temperature and Voltage Specifications | | | Assembler | DC Characteristics (50 MHz) | 306 | | MPASM Assembler | Idle Current (IIDLE) | 307 | | WIT / CONT / COCKIDION | Power-Down Current (IPD) | | | В | Development Support | | | Block Diagrams | Direct Memory Access (DMA) Controller | 87 | | ADC Module213 | E | | | Comparator I/O Operating Modes223 | _ | | | Comparator Voltage Reference227 | Electrical Characteristics | | | Connections for On-Chip Voltage Regulator254 | AC | | | Core and Peripheral Modules19 | Errata | 17 | | CPU37 | External Clock | 070 | | CTMU Configurations | Timer1 Timing Requirements | | | Time Measurement231 | Timer2, 3, 4, 5 Timing Requirements | | | DMA 87 | Timing Requirements | 2/4 | | I2C Circuit178 | External Clock (50 MHz) Timing Requirements | 300 | | Input Capture161 | rinning Requirements | 300 | | Interrupt Controller67 | F | | | JTAG Programming, Debugging and Trace Ports 254 | Flash Program Memory | 57 | | Output Compare Module165 | RTSP Operation | 57 | | PMP Pinout and Connections to External Devices 193 | _ | | | Reset System63 | | | | RTCC | I/O Ports | | | SPI Module | Parallel I/O (PIO) | 132 | | Timer1 | Write/Read Timing | | | Timer2/3/4/5 (16-Bit)151 Typical Multiplexed Port Structure131 | Input Change Notification | 132 | | | Instruction Set | | | UART | Inter-Integrated Circuit (I2C | | | Brown-out Reset (BOR) | Internal Voltage Reference Specifications | | | and On-Chip Voltage Regulator254 | Internet Address | | | and On-Only Voltage Negalator204 | Interrupt Controller | | | C | IRG, Vector and Bit Location | 68 | | C Compilers | M | | | MPLAB C18258 | | | | Charge Time Measurement Unit. See CTMU. | Memory Maps | | | Clock Diagram78 | PIC32MX110/210 Devices | 40 | | Comparator | (4 KB RAM, 16 KB Flash)<br>PIC32MX120/220 Devices | 42 | | Specifications | (8 KB RAM, 32 KB Flash) | 42 | | Comparator Module | (6 KB KAM, 32 KB Flash) | 43 | | Comparator Voltage Reference (CVref227 | (16 KB RAM, 256 KB Flash) | 17 | | Configuration Bit | PIC32MX130/230 Devices | 41 | | Configuring Analog Port Pins132 | (16 KB RAM, 64 KB Flash) | 41 | | CPU | PIC32MX150/250 Devices | 77 | | Architecture Overview38 | (32 KB RAM, 128 KB Flash) | 45 | | Coprocessor 0 Registers39 | PIC32MX170/270 | | | (64 KB RAM, 256 KB Flash) | | DCHxSPTR (DMA Channel 'x' Source Pointer) 10 | |---------------------------------------------------|------|---------------------------------------------------------------| | Memory Organization | | DCHxSSA (DMA Channel 'x' Source Start Address) 10 | | Microchip Internet Web Site | | DCHxSSIZ (DMA Channel 'x' Source Size)10 | | MPLAB ASM30 Assembler, Linker, Librarian | | DCRCCON (DMA CRC Control) | | MPLAB Integrated Development Environment Software | | DCRCDATA (DMA CRC Data) | | MPLAB PM3 Device Programmer | | DCRCXOR (DMA CRCXOR Enable) | | MPLAB REAL ICE In-Circuit Emulator System | | DEVCFG0 (Device Configuration Word 0)24 | | MPLINK Object Linker/MPLIB Object Librarian | 258 | DEVCFG1 (Device Configuration Word 1) 24 | | 0 | | DEVCFG2 (Device Configuration Word 2)24 | | | | DEVCFG3 (Device Configuration Word 3) 25 | | Oscillator Configuration | | DEVID (Device and Revision ID) | | Output Compare | 165 | DMAADDR (DMA Address) | | P | | DMACON (DMA Controller Control) | | Packaging | 315 | DMASTAT (DMA Status) | | Details | | I2CxCON (I2C Control) | | Marking | | 12CxSTAT (12C Status) | | Parallel Master Port (PMP) | | ICxCON (Input Capture 'x' Control) | | PIC32 Family USB Interface Diagram | | IECx (Interrupt Enable Control) | | Pinout I/O Descriptions (table) | | IFSx (Interrupt Flag Status) | | Power-on Reset (POR) | 20 | INTCON (Interrupt Control) | | and On-Chip Voltage Regulator | 254 | INTSTAT (Interrupt Status) | | Power-Saving Features | | IPTMR (Interrupt Proximity Timer) | | CPU Halted Methods | | NVMADDR (Flash Address) | | Operation | | NVMCON (Programming Control) | | with CPU Running | | NVMDATA (Flash Program Data) | | · · | | NVMKEY (Programming Unlock) | | R | | NVMSRCADDR (Source Data Address) | | Real-Time Clock and Calendar (RTCC) | 203 | OCxCON (Output Compare 'x' Control) | | Register Maps4 | 9–?? | OSCCON (Oscillator Control) | | Registers | | OSCTUN (FRC Tuning) | | [pin name]R (Peripheral Pin Select Input) | 145 | PMADDR (Parallel Port Address)19 | | AD1CHS (ADC Input Select) | 221 | PMAEN (Parallel Port Pin Enable)20 | | AD1CON1 (ADC Control 1) | | PMCON (Parallel Port Control) | | AD1CON2 (ADC Control 2) | | PMMODÈ (Parallel Port Mode)19 | | AD1CON3 (ADC Control 3) | | PMSTAT (Parallel Port Status (Slave Modes Only) 20 | | AD1CSSL (ADC Input Scan Select) | | REFOCON (Reference Oscillator Control) 8 | | ALRMDATE (Alarm Date Value) | | REFOTRIM (Reference Oscillator Trim) 8 | | ALRMTIME (Alarm Time Value) | | RPnR (Peripheral Pin Select Output) 14 | | BMXBOOTSZ (Boot Flash (IFM) Size | | RSWRST (Software Reset)6 | | BMXCON (Bus Matrix Configuration) | 50 | RTCALRM (RTC Alarm Control)20 | | BMXDKPBA (Data RAM Kernel Program Base Address) | 51 | RTCCON (RTC Control) | | BMXDRMSZ (Data RAM Size Register) | | RTCDATE (RTC Date Value) | | BMXDUDBA (Data RAM User Data Base Address) | | RTCTIME (RTC Time Value) | | BMXDUPBA (Data RAM User Program | 02 | SPIxCON (SPI Control) | | Base Address) | 53 | SPIXCON2 (SPI Control 2) | | BMXPFMSZ (Program Flash (PFM) Size) | | SPIxSTAT (SPI Status) | | BMXPUPBA (Program Flash (PFM) User Program | | T1CON (Type A Timer Control)14 TxCON (Type B Timer Control)15 | | Base Address) | 54 | U1ADDR (USB Address) | | CFGCON (Configuration Control) | | U1BDTP1 (USB BDT Page 1) | | CM1CON (Comparator 1 Control) | | U1BDTP2 (USB BDT Page 2) | | CMSTAT (Comparator Status Register) | | U1BDTP3 (USB BDT Page 3) | | CNCONx (Change Notice Control for PORTx) | | U1CNFG1 (USB Configuration 1) | | CTMUCON (CTMU Control) | | U1CON (USB Control) | | CVRCON (Comparator Voltage Reference Control) | | U1EIE (USB Error Interrupt Enable) | | DCHxCON (DMA Channel 'x' Control) | | U1EIR (USB Error Interrupt Status) | | DCHxCPTR (DMA Channel 'x' Cell Pointer) | | U1EP0-U1EP15 (USB Endpoint Control) | | DCHxCSIZ (DMA Channel 'x' Cell-Size) | 104 | U1FRMH (USB Frame Number High) | | DCHxDAT (DMA Channel 'x' Pattern Data) | 105 | U1FRML (USB Frame Number Low) | | DCHxDPTR (Channel 'x' Destination Pointer) | 103 | U1IE (USB Interrupt Enable)11 | | DCHxDSA (DMA Channel 'x' Destination | | U1IR (USB Interrupt)11 | | Start Address) | | U1OTGCON (USB OTG Control)11 | | DCHxDSIZ (DMA Channel 'x' Destination Size) | | U1OTGIE (USB OTG Interrupt Énable)11 | | DCHxECON (DMA Channel 'x' Event Control) | | U1OTGIR (USB OTG Interrupt Status)11 | | DCHxINT (DMA Channel 'x' Interrupt Control) | 99 | | | U1OTGSTAT (USB OTG Status) | | |------------------------------------------------------------------------------|-------| | U1PWRC (USB Power Control) | | | U1SOF (USB SOF Threshold) | | | U1STAT (USB Status) | | | U1TOK (USB Token) | . 126 | | UxMODE (UARTx Mode) | . 187 | | UxSTA (UARTx Status and Control) | 189 | | WDTCON (Watchdog Timer Control) | . 159 | | Resets | 63 | | Revision History | . 333 | | RTCALRM (RTC ALARM Control) | | | | | | S | | | Serial Peripheral Interface (SPI) | | | Software Simulator (MPLAB SIM) | . 259 | | Special Features | . 243 | | Т | | | Timer1 Module | 147 | | Timer2/3, Timer4/5 Modules | | | Timing Diagrams | . 101 | | 10-Bit Analog-to-Digital Conversion | | | (ASAM = 0, SSRC<2:0> = 000) | 207 | | 10-Bit Analog-to-Digital Conversion (ASAM = 1, | . 231 | | SSRC<2:0> = 111, SAMC<4:0> = 00001) | ാറം | | SSRC<2.0> = 111, SAIVIC<4.0> = 00001)<br>EJTAG | | | External Clock | | | | | | I/O Characteristics | | | I2Cx Bus Data (Master Mode) | | | I2Cx Bus Data (Slave Mode) | | | I2Cx Bus Start/Stop Bits (Master Mode) I2Cx Bus Start/Stop Bits (Slave Mode) | | | | | | Input Capture (CAPx) | | | OCx/PWM | | | Output Compare (OCx) | | | Parallel Master Port Read | | | Parallel Master Port Write | . 301 | | Parallel Slave Port | 299 | |------------------------------------------|-----| | SPIx Master Mode (CKE = 0) | 282 | | SPIx Master Mode (CKE = 1) | | | SPIx Slave Mode (CKE = 0) | | | SPIx Slave Mode (CKE = 1) | | | Timer1, 2, 3, 4, 5 External Ćlock | 279 | | UART Reception | | | UART Transmission (8-bit or 9-bit Data) | | | Timing Requirements | | | CLKO and I/O | 276 | | Timing Specifications | | | I2Cx Bus Data Requirements (Master Mode) | 288 | | I2Cx Bus Data Requirements (Slave Mode) | | | Input Capture Requirements | | | Output Compare Requirements | | | Simple OCx/PWM Mode Requirements | | | SPIx Master Mode (CKE = 0) Requirements | 282 | | SPIx Master Mode (CKE = 1) Requirements | 283 | | SPIx Slave Mode (CKE = 1) Requirements | 285 | | SPIx Slave Mode Requirements (CKE = 0) | | | Timing Specifications (50 MHz) | | | SPIx Master Mode (CKE = 0) Requirements | 308 | | SPIx Master Mode (CKE = 1) Requirements | 308 | | SPIx Slave Mode (CKE = 1) Requirements | 309 | | SPIx Slave Mode Requirements (CKE = 0) | 309 | | U | | | UART | 185 | | USB On-The-Go (OTG) | | | V | | | | | | VCAP pin | | | Voltage Regulator (On-Chip) | 254 | | W | | | WWW Address | 347 | | VMMM/ On-Line Support | | | NOTES: | | |--------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions. #### **CUSTOMER SUPPORT** Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - · Technical Support Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://microchip.com/support #### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | Flash Memory Family Program Memory Size Pin Count Tape and Reel Flag (if Speed (if applicable) Temperature Range Package | | |--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Flash Memory Family | | Architecture | MX = M4K® MCU core | | Product Groups | 1XX = General purpose microcontroller family 2XX = General purpose microcontroller family | | Flash Memory Family | F = Flash program memory | | Program Memory Size | 016 = 16K<br>032 = 32K<br>064 = 64K<br>128 = 128K<br>256 = 256K | | Pin Count | B = 28-pin<br>C = 36-pin<br>D = 44-pin | | Speed | ( ) = 40 MHz – ( ) indicates a blank field; package markings for 40 MHz devices do not include the Speed = 50 MHz | | Temperature Range | I = -40°C to +85°C (Industrial)<br>V = -40°C to +105°C (V-temp) | | Package | ML = 28-Lead (6x6 mm) QFN (Plastic Quad Flatpack) ML = 44-Lead (8x8 mm) QFN (Plastic Quad Flatpack) PT = 44-Lead (10x10x1 mm) TQFP (Plastic Thin Quad Flatpack) SO = 28-Lead (7.50 mm) SOIC (Plastic Small Outline) SP = 28-Lead (300 mil) SPDIP (Skinny Plastic Dual In-line) SS = 28-Lead (5.30 mm) SSOP (Plastic Shrink Small Outline) TL = 36-Lead (5x5 mm) VTLA (Very Thin Leadless Array) TL = 44-Lead (6x6 mm) VTLA (Very Thin Leadless Array) | | Pattern | Three-digit QTP, SQTP, Code or Special Requirements (blank otherwise) ES = Engineering Sample | #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949 #### **Trademarks** The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the LLS A Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2018, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-4825-9 #### Worldwide Sales and Service #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 Austin, TX Tel: 512-257-3370 Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-28 Tel: 630-285-0071 Fax: 630-285-0075 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 **Raleigh, NC** Tel: 919-844-7510 New York, NY Tel: 631-435-6000 **San Jose, CA**Tel: 408-735-9110 Tel: 408-436-4270 **Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078 #### ASIA/PACIFIC Australia - Sydney Tel: 61-2-9868-6733 **China - Beijing** Tel: 86-10-8569-7000 China - Chengdu Tel: 86-28-8665-5511 **China - Chongqing** Tel: 86-23-8980-9588 **China - Dongguan** Tel: 86-769-8702-9880 China - Guangzhou Tel: 86-20-8755-8029 China - Hangzhou Tel: 86-571-8792-8115 China - Hong Kong SAR Tel: 852-2943-5100 China - Nanjing Tel: 86-25-8473-2460 China - Qingdao Tel: 86-532-8502-7355 **China - Shanghai** Tel: 86-21-3326-8000 **China - Shenyang** Tel: 86-24-2334-2829 **China - Shenzhen** Tel: 86-755-8864-2200 **China - Suzhou** Tel: 86-186-6233-1526 **China - Wuhan** Tel: 86-27-5980-5300 **China - Xian** Tel: 86-29-8833-7252 **China - Xiamen** Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 India - New Delhi Tel: 91-11-4160-8631 India - Pune Tel: 91-20-4121-0141 **Japan - Osaka** Tel: 81-6-6152-7160 **Japan - Tokyo** Tel: 81-3-6880- 3770 **Korea - Daegu** Tel: 82-53-744-4301 **Korea - Seoul** Tel: 82-2-554-7200 Malaysia - Kuala Lumpur Tel: 60-3-7651-7906 Malaysia - Penang Tel: 60-4-227-8870 Philippines - Manila Tel: 63-2-634-9065 **Singapore** Tel: 65-6334-8870 **Taiwan - Hsin Chu** Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830 **Taiwan - Taipei** Tel: 886-2-2508-8600 Thailand - Bangkok Tel: 66-2-694-1351 Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Garching Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400 Germany - Heilbronn Tel: 49-7131-72400 Germany - Karlsruhe Tel: 49-721-625370 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 **Germany - Rosenheim** Tel: 49-8031-354-560 Israel - Ra'anana Tel: 972-9-744-7705 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Italy - Padova Tel: 39-049-7625286 **Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7288-4388 **Poland - Warsaw** Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** Tel: 46-31-704-60-40 Sweden - Stockholm Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820