

# Product Change Notification - SYST-31RUBG366

### Date:

01 Feb 2019

**Product Category:** 

Driver / Interface ICs

#### Affected CPNs:

🔁 🔁

### Notification subject:

Data Sheet - HV7620 40 MHz 32-Channel Serial-to-Parallel Converter with Push-Pull Outputs

### Notification text:

SYST-31RUBG366 Microchip has released a new DeviceDoc for the HV7620 40 MHz 32-Channel Serial-to-Parallel Converter with Push-Pull Outputs of devices. If you are using one of these devices please read the document located at <u>HV7620 40 MHz 32-Channel Serial-to-Parallel</u> <u>Converter with Push-Pull Outputs</u>.

## Notification Status: Final

# **Description of Change:**

- 1. Converted Supertex Doc# DSFP-HV7620 to Microchip DS20005779A
- 2. Removed "HVCMOS® Technology" from the Features section
- 3. Changed the package marking format
- 4. Made minor text changes throughout the document

# Impacts to Data Sheet: None

Reason for Change: To Improve Manufacturability

Change Implementation Status: Complete

# Date Document Changes Effective: 01 Feb 2019

**NOTE:** Please be advised that this is a change to the document only the product has not been changed.

# Markings to Distinguish Revised from Unrevised Devices: N/A Attachment(s):

HV7620 40 MHz 32-Channel Serial-to-Parallel Converter with Push-Pull Outputs

Please contact your local <u>Microchip sales office</u> with questions or concerns regarding this notification.

# **Terms and Conditions:**

If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our <u>PCN home page</u> select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the <u>PCN FAQ</u> section.

If you wish to <u>change your PCN profile, including opt out</u>, please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections.



# HV7620

# 40 MHz 32-Channel Serial-to-Parallel Converter with Push-Pull Outputs

#### Features

- 5V Logic and 12V Supply Rail
- Up to +200V Output Voltage
- · Low-power Level Shifting
- 50 mA Minimum Source and Sink Currents
- 40 MHz Equivalent Data Rate
- Latched Data Outputs
- Forward and Reverse Shifting Options (DIR Pin)
- Chip Select
- Polarity Function

# Applications

- · Display Driver
- Print Head Driver
- MEMS Applications

## **General Description**

The HV7620 is a low-voltage serial-to-high-voltage parallel converter with push-pull outputs. This device has been designed for use as a driver for color AC plasma displays.

The device has four parallel 8-bit shift registers permitting data rates four times the speed of one. The data is clocked in simultaneously on all four data inputs with a single clock. Data is shifted in on a low-to-high transition of the clock. The latches and control logic perform the output enable function.

The DIR pin causes clockwise (CW) shifting of the data when connected to  $V_{DD1}$  and counterclockwise (CCW) shifting when connected to LVGND. Operation of the shift register is not affected by the LE (latch enable) input. Transfer of data from the shift registers to the latches occurs when the LE input is high. Data is stored in the latches when LE is low. The current source on the logic inputs provides active pull up when the input pins are open.

#### Package Type



# **Functional Block Diagram**



# 1.0 ELECTRICAL CHARACTERISTICS

# Absolute Maximum Ratings†

| $\begin{array}{l} Supply Voltage, V_{DD1} \\ Supply Voltage, V_{DD2} \\ Supply Voltage, V_{PP} \\ Logic Input Levels \\ Maximum Junction Temperature, T_{J(MAX)} \\ Storage Temperature, T_S \\ Continuous Total Power Dissipation: \\ \end{array}$ | 0.5V to +14V<br>0.5V to +225V<br>2V to V <sub>DD1</sub> +2V<br>+125°C<br>65°C to +150°C |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| Continuous Total Power Dissipation:<br>64-lead PQFP (Note 1)<br>ESD Rating (Note 2)                                                                                                                                                                 |                                                                                         |

**†** Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

Note 1: For operations above 25°C ambient, derate linearly to maximum operating temperature at 20 mW/°C.

2: Device is ESD sensitive. Handling precautions are recommended.

# **RECOMMENDED OPERATING CONDITIONS**

| Paramete                                             | er                      | Sym.                  | Min.                   | Тур. | Max.             | Unit | Conditions |
|------------------------------------------------------|-------------------------|-----------------------|------------------------|------|------------------|------|------------|
| Logic Supply Voltage                                 |                         | V <sub>DD1</sub>      | 4.5                    | _    | V <sub>DD2</sub> | V    |            |
| 12V Supply Voltage                                   |                         | V <sub>DD2</sub>      | 10.8                   | _    | 13.2             | V    |            |
| High-Voltage Supply Vol                              | tage                    | V <sub>PP</sub>       | 50                     | _    | 200              | V    |            |
| High-Level Input Voltage                             | )                       | V <sub>IH</sub>       | V <sub>DD1</sub> -0.5V | _    | V <sub>DD1</sub> | V    |            |
| Low-Level Input Voltage                              | Low-Level Input Voltage |                       |                        | _    | 0.5              | V    |            |
|                                                      | V <sub>DD1</sub> = 5V   | f                     | _                      |      | 10               | MHz  |            |
| Clock Frequency                                      | V <sub>DD1</sub> = 12V  | <sup>f</sup> CLK      | _                      | _    | 5                | MHz  |            |
| Operating Junction Tem                               | perature Range          | T <sub>A</sub>        | -40                    | _    | +85              | °C   |            |
| Allowable Pulsed Currer<br>Output Diodes             | nt through              | lod                   | _                      |      | 500              | mA   | Note 1     |
| Allowable Pulsed V <sub>PP</sub><br>or HVGND Current |                         | I <sub>GND(VPP)</sub> | —                      |      | 16               | А    | Note 1     |
| Slew Rate of V <sub>PP</sub>                         |                         | V <sub>PP(SLEW)</sub> | _                      | —    | 340              | V/µs |            |

**Note 1:** Current pulse width = 500 ns; duty cycle = 5%

# DC ELECTRICAL CHARACTERISTICS

**Electrical Specifications:** Over operating supply voltages and temperature, unless otherwise noted,  $V_{DD1} = 5V$ ,  $V_{DD2} = 12V$ ,  $V_{PP} = 200V$  and  $T_1 = 25^{\circ}C$ .

| $v_{DD2} = 12v$ , $v_{PP} = 200v$ and $1$ | <u>j - 20 0.</u>  |                   | 1                  |      |      |      | 1                                                      |
|-------------------------------------------|-------------------|-------------------|--------------------|------|------|------|--------------------------------------------------------|
| Parameter                                 |                   | Sym.              | Min.               | Тур. | Max. | Unit | Conditions                                             |
| V <sub>DD1</sub> Supply Current           |                   | I <sub>DD1</sub>  | —                  | _    | 5    | mA   | f <sub>CLK</sub> = 10 MHz                              |
| V <sub>DD2</sub> Supply Current           |                   | I <sub>DD2</sub>  | —                  |      | 22   | mA   | V <sub>DD2</sub> = 13.2V,<br>f <sub>CLK</sub> = 10 MHz |
| High Voltage Supply Current               |                   | I <sub>PP</sub>   |                    |      | 2    | mA   | All outputs high or low                                |
| Quiescent V <sub>DD1</sub> Supply Curren  | t                 | I <sub>DD1Q</sub> | —                  |      | 100  | μA   | All input = V <sub>DD1</sub>                           |
| Quiescent V <sub>DD2</sub> Supply Curren  | t                 | I <sub>DD2Q</sub> | —                  |      | 100  | μA   | All input = V <sub>DD1</sub>                           |
| High-Level Output                         | HV <sub>OUT</sub> | V                 | 185                |      | _    | V    | I <sub>O</sub> = –50 mA                                |
|                                           | Data OUT          | V <sub>OH</sub>   | V <sub>DD</sub> –1 | _    |      | V    | <b>I<sub>O</sub> = −100 μA</b>                         |
|                                           | HVOUT             | V                 | —                  | -    | 20   | V    | l <sub>O</sub> = +50 mA                                |
| Low-Level Output                          | Data OUT          | V <sub>OL</sub>   |                    | _    | 1    | V    | l <sub>O</sub> = +100 μA                               |
| High-Level Logic Input Current            |                   | Ι <sub>ΙΗ</sub>   | —                  | -    | 1    | μA   | V <sub>IN</sub> = V <sub>DD1</sub>                     |
| Low-Level Logic Input Current             |                   | կլ                | —                  | _    | -10  | μA   | V <sub>IN</sub> = 0V                                   |
| HVGND to LVGND Voltage Dif                | erence            | $V_{GG}$          | -1                 |      | 1    | V    |                                                        |

# AC ELECTRICAL CHARACTERISTICS

**Electrical Specifications:** Logic signal inputs and data inputs have  $t_r$ ,  $t_f \le 5$  ns.  $V_{DD1} = 5V$  or 12V,  $V_{DD2} = 12V$ ,  $V_{PP} = 200V$  and  $T_J = 25^{\circ}C$ .

| vpp – 200 v and 1j – 23                   | 0.                                 |                                     |      |      |      |                        |                                      |
|-------------------------------------------|------------------------------------|-------------------------------------|------|------|------|------------------------|--------------------------------------|
| Parame                                    | ter                                | Sym.                                | Min. | Тур. | Max. | Unit                   | Conditions                           |
| Clock Frequency                           | V <sub>DD1</sub> = 5V              | f                                   | —    | _    | 10   | MHz                    | Per register, C <sub>L</sub> = 15 pF |
| Clock Frequency                           | V <sub>DD1</sub> = 12V             | <sup>−</sup> <sup>f</sup> c∟ĸ       | —    | —    | 5    | MHz                    |                                      |
| Clock Width High or Lov                   | /                                  | t <sub>wL</sub> , t <sub>wH</sub>   | 40   |      |      | ns                     |                                      |
| Data Set-Up Time Befor                    | e Clock Rises                      | t <sub>s∪</sub>                     | 20   |      |      | ns                     |                                      |
| Data Hold Time after Clo                  | Data Hold Time after Clock Rises   |                                     |      |      |      | ns                     |                                      |
| Time from Latch Enable                    | t <sub>ON</sub> , t <sub>OFF</sub> |                                     |      | 275  | ns   | C <sub>L</sub> = 15 pF |                                      |
| LE Pulse Width                            |                                    | t <sub>WLE</sub>                    | 25   |      | _    | ns                     |                                      |
| Delay Time Clock to LE                    | Low to High                        | t <sub>DLE</sub>                    | 50   |      | _    | ns                     |                                      |
| LE Set-Up Time before (                   | Clock Rises                        | t <sub>SLE</sub>                    | 20   |      | _    | ns                     |                                      |
| BL or CS Low to High to                   | HV <sub>OUT</sub>                  | t <sub>DLF</sub> , t <sub>DLN</sub> |      | —    | 250  | ns                     |                                      |
| Clock to HV <sub>OUT</sub>                |                                    | t <sub>COF</sub> , t <sub>CON</sub> |      | —    | 275  | ns                     |                                      |
| Delay Time Clock to                       | V <sub>DD1</sub> = 5V              | t                                   |      | —    | 250  | ns                     | C <sub>I</sub> = 15 pF               |
| Data Low to High                          | V <sub>DD1</sub> = 12V             | - ФСН                               |      |      | 100  | ns                     |                                      |
| Delay Time Clock to V <sub>DD1</sub> = 5V |                                    | <sub>tou</sub>                      |      |      | 250  | ns                     | C <sub>L</sub> = 15 pF               |
| Data High to Low                          | V <sub>DD1</sub> = 12V             | - <sup>t</sup> DHL                  | _    | _    | 100  | ns                     |                                      |

# **TEMPERATURE SPECIFICATIONS**

| Parameter                      | Sym.                | Min. | Тур. | Max. | Unit | Conditions |
|--------------------------------|---------------------|------|------|------|------|------------|
| TEMPERATURE RANGE              |                     |      |      |      |      |            |
| Operating Junction Temperature | Т <sub>Ј</sub>      | -40  |      | +85  | °C   |            |
| Maximum Junction Temperature   | T <sub>J(MAX)</sub> | —    | —    | +125 | °C   |            |
| Storage Temperature            | Т <sub>S</sub>      | -65  | —    | +150 | °C   |            |
| PACKAGE THERMAL RESISTANCE     |                     |      |      |      |      |            |
| 64-lead PQFP                   | $\theta_{JA}$       |      | 41   |      | °C/W |            |

# Switching Waveforms



# 2.0 PIN DESCRIPTION

The details on the pins of HV7620 are listed on Table 2-1. Refer to **Package Type** for the location of pins.

| Pin NumberPin NameDescription1HVGNDHigh-voltage supply ground2VPPHigh-voltage output3HVoUTOBHigh-voltage output4HVoUTCBHigh-voltage output5HVoUTBBHigh-voltage output6HVOUTBBHigh-voltage output7HVOUTD7High-voltage output8HVOUTC7High-voltage output9HVOUTB7High-voltage output10HVOUTB7High-voltage output11HVOUTB6High-voltage output12HVOUTB6High-voltage output13HVOUTC6High-voltage output14HVOUTC6High-voltage output15HVOUTC6High-voltage output16HVOUTC6High-voltage output17HVOUTC6High-voltage output18HVOUTC5High-voltage output19HVOUTC5High-voltage output11HVOUTC5High-voltage output12HVOUTC5High-voltage output13HVOUTC5High-voltage output14HVOUTC5High-voltage output15HVOUTC5High-voltage output16HVOUTC5High-voltage output17HVOUTC5High-voltage output18HVOUTC5High-voltage output19VpPHigh-voltage output21HVOUTC5High-voltage output22JUCDHigh-voltage output23BLCBlanking pins24 <th>IADLE 2-1:</th> <th colspan="11"></th>                                                                                                                                                                                                                                                                                                                                                                                                                                  | IADLE 2-1: |                      |                            |  |  |  |  |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------|----------------------------|--|--|--|--|--|--|--|--|--|
| 2       VPP       High-voltage power supply         3       HV <sub>QUT</sub> C8       High-voltage output         4       HV <sub>QUT</sub> C8       High-voltage output         5       HV <sub>QUT</sub> C8       High-voltage output         6       HV <sub>QUT</sub> C8       High-voltage output         7       HV <sub>QUT</sub> C7       High-voltage output         8       HV <sub>QUT</sub> C7       High-voltage output         9       HV <sub>QUT</sub> C7       High-voltage output         10       HV <sub>QUT</sub> A7       High-voltage output         11       HV <sub>QUT</sub> C6       High-voltage output         12       HV <sub>QUT</sub> C6       High-voltage output         13       HV <sub>QUT</sub> C6       High-voltage output         14       HV <sub>QUT</sub> C6       High-voltage output         15       HV <sub>QUT</sub> C6       High-voltage output         16       HV <sub>QUT</sub> C6       High-voltage output         17       HV <sub>QUT</sub> C6       High-voltage output         18       HV <sub>QUT</sub> C5       High-voltage output         19       VpP       High-voltage output         19       VpP       High-voltage supply ground         21       HVGND       High-voltage supply ground         22       VDD2       122       VDD2 <tr< th=""><th>Pin Number</th><th>Pin Name</th><th>Description</th></tr<> | Pin Number | Pin Name             | Description                |  |  |  |  |  |  |  |  |  |
| 3 $HV_{OuT}D8$ High-voltage output         4 $HV_{OuT}B8$ High-voltage output         5 $HV_{OuT}B8$ High-voltage output         6 $HV_{OuT}B4$ High-voltage output         7 $HV_{OuT}C7$ High-voltage output         8 $HV_{OuT}C7$ High-voltage output         9 $HV_{ouT}B7$ High-voltage output         10 $HV_{OuT}D7$ High-voltage output         11 $HV_{OuT}D6$ High-voltage output         12 $HV_{ouT}D6$ High-voltage output         13 $HV_{ouT}C6$ High-voltage output         14 $HV_{ouT}C6$ High-voltage output         15 $HV_{ouT}C6$ High-voltage output         16 $HV_{ouT}C5$ High-voltage output         17 $HV_{ouT}C5$ High-voltage output         18 $HV_{ouT}C5$ High-voltage output         19 $V_{PP}$ High-voltage output         20 $HVGND$ High-voltage supply ground         21 $HVGND$ High-voltage supply ground         22 $VDD2$ 12V power supply         23       BLC                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1          | HVGND                | High-voltage supply ground |  |  |  |  |  |  |  |  |  |
| 4 $HV_{OUT}C8$ High-voltage output5 $HV_{OUT}B8$ High-voltage output6 $HV_{OUT}P8$ High-voltage output7 $HV_{OUT}C7$ High-voltage output8 $HV_{OUT}C7$ High-voltage output9 $HV_{OUT}P7$ High-voltage output10 $HV_{OUT}P7$ High-voltage output11 $HV_{OUT}P7$ High-voltage output12 $HV_{OUT}P6$ High-voltage output13 $HV_{OUT}P6$ High-voltage output14 $HV_{OUT}P6$ High-voltage output15 $HV_{OUT}P5$ High-voltage output16 $HV_{OUT}P5$ High-voltage output17 $HV_{OUT}P5$ High-voltage output18 $HV_{OUT}P5$ High-voltage output19 $V_{PP}$ High-voltage output20 $HVSND$ High-voltage output21 $HVQNTP5$ High-voltage output22 $VDD2$ 12V power supply23 $BLC$ Blanking pins24 $BLD$ Blanking pins25 $LE$ Latch enable pin26 $D_{OUT}D$ Data input pin27 $D_{IND}$ Data input pin28 $D_{INC}$ Data input pin30 $POL$ Polarty pin31 $LVGND$ Low-voltage supply ground32DIRDirection pin33CSChip select pin34 $D_{OUTB}$ Data output pin35 $D_{INB}$ Data input pin                                                                                                                                                                                                                                                                                                                                                                                                              | 2          | VPP                  | High-voltage power supply  |  |  |  |  |  |  |  |  |  |
| 5 $HV_{OUT}B8$ High-voltage output6 $HV_{OUT}A8$ High-voltage output7 $HV_{OUT}D7$ High-voltage output8 $HV_{OUT}D7$ High-voltage output9 $HV_{OUT}P7$ High-voltage output10 $HV_{OUT}P7$ High-voltage output11 $HV_{OUT}P6$ High-voltage output12 $HV_{OUT}P6$ High-voltage output13 $HV_{OUT}P6$ High-voltage output14 $HV_{OUT}P6$ High-voltage output15 $HV_{OUT}D6$ High-voltage output16 $HV_{OUT}P5$ High-voltage output17 $HV_{OUT}P5$ High-voltage output18 $HV_{OUT}P5$ High-voltage output19 $V_{PP}$ High-voltage output19 $V_{PP}$ High-voltage output20 $HVGND$ High-voltage supply ground21 $HVONT$ High-voltage supply ground22 $VDD2$ 12V power supply23 $BLC$ Blanking pins24 $BLD$ Blanking pins25 $LE$ Latch enable pin26 $D_{OUT}D$ Data input pin27 $D_{IN}D$ Data input pin28 $D_{IN}C$ Data input pin30 $POL$ Polarity pin31 $LVGND$ Low-voltage supply ground32DIRDirection pin33CSChip select pin34 $D_{OUT}B$ Data output pin35 $D_{IN}B$ Data output pin                                                                                                                                                                                                                                                                                                                                                                                                   | 3          | HV <sub>OUT</sub> D8 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 6 $HV_{OUT}A8$ High-voltage output7 $HV_{OUT}D7$ High-voltage output8 $HV_{OUT}C7$ High-voltage output9 $HV_{OUT}B7$ High-voltage output10 $HV_{OUT}A7$ High-voltage output11 $HV_{OUT}A7$ High-voltage output12 $HV_{OUT}C6$ High-voltage output13 $HV_{OUT}C6$ High-voltage output14 $HV_{OUT}C6$ High-voltage output15 $HV_{OUT}C5$ High-voltage output16 $HV_{OUT}C5$ High-voltage output17 $HV_{OUT}C5$ High-voltage output18 $HV_{OUT}A5$ High-voltage output19 $V_{PP}$ High-voltage output20 $HVGND$ High-voltage supply ground21 $HVGND$ High-voltage supply ground22 $VDD2$ $12V$ power supply23 $\overline{BLC}$ Blanking pins24 $\overline{BLD}$ Data output pin25 $\overline{LE}$ Latch enable pin26 $D_{OUT}C$ Data output pin27 $D_{IN}D$ Data input pin28 $D_{IN}C$ Data output pin30 $\overline{POL}$ Polarity pin31 $LVGND$ Live-voltage supply ground32DIRDirection pin33CSChip select pin34 $D_{OUT}B$ Data output pin35DIN_BData input pin                                                                                                                                                                                                                                                                                                                                                                                                                        | 4          | HV <sub>OUT</sub> C8 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 7 $HV_{OUT}D7$ High-voltage output8 $HV_{OUT}C7$ High-voltage output9 $HV_{OUT}B7$ High-voltage output10 $HV_{OUT}A7$ High-voltage output11 $HV_{OUT}A7$ High-voltage output12 $HV_{OUT}C6$ High-voltage output13 $HV_{OUT}C6$ High-voltage output14 $HV_{OUT}C6$ High-voltage output15 $HV_{OUT}C6$ High-voltage output16 $HV_{OUT}C5$ High-voltage output17 $HV_{OUT}C5$ High-voltage output18 $HV_{OUT}C5$ High-voltage output19 $V_{PP}$ High-voltage output11HVOUTA5High-voltage output12HVONTB5High-voltage output16HVOUTC5High-voltage output17HVOUTA5High-voltage output18HVOUTA5High-voltage output19 $V_{PP}$ High-voltage supply ground20HVCNDHigh-voltage supply ground21HVGNDHigh-voltage supply ground22VDD212V power supply23BLCBlanking pins24BLDBlanking pins25LELatch enable pin26 $D_{OUT}D$ Data output pin27 $D_{IN}D$ Data input pin28 $D_{IN}C$ Data input pin30 $\overline{POL}$ Polartyp pin31LVGNDLow-voltage supply ground32DIRDirection pin33CS                                                                                                                                                                                                                                                                                                                                                                                                            | 5          | HV <sub>OUT</sub> B8 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 8 $HV_{OUT}C7$ High-voltage output9 $HV_{OUT}A7$ High-voltage output10 $HV_{OUT}A7$ High-voltage output11 $HV_{OUT}A7$ High-voltage output12 $HV_{OUT}C6$ High-voltage output13 $HV_{OUT}C6$ High-voltage output14 $HV_{OUT}C6$ High-voltage output15 $HV_{OUT}C5$ High-voltage output16 $HV_{OUT}C5$ High-voltage output17 $HV_{OUT}C5$ High-voltage output18 $HV_{OUT}C5$ High-voltage output19 $V_{PP}$ High-voltage output20 $HVCND$ High-voltage output21 $HVGND$ High-voltage supply ground22 $VDD2$ 12V power supply23 $BLC$ Blanking pins24 $BLD$ Blanking pins25 $LE$ Latch enable pin26 $D_{OUT}D$ Data output pin27 $D_{IN}D$ Data input pin28 $D_{IN}C$ Data input pin30 $\overline{POL}$ Polarity pin31 $LVGND$ Low-voltage suply ground32DIRDirection pin33CSChip select pin34 $D_{OUT}B$ Data output pin35DI <sub>N</sub> BData input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6          | HV <sub>OUT</sub> A8 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 9 $H'_{OUT}B7$ High-voltage output10 $HV_{OUT}A7$ High-voltage output11 $HV_{OUT}D6$ High-voltage output12 $HV_{OUT}C6$ High-voltage output13 $HV_{OUT}C6$ High-voltage output14 $HV_{OUT}A6$ High-voltage output15 $HV_{OUT}C5$ High-voltage output16 $HV_{OUT}C5$ High-voltage output17 $HV_{OUT}C5$ High-voltage output18 $HV_{OUT}C5$ High-voltage output19 $V_{PP}$ High-voltage output12 $HV_{OUT}C5$ High-voltage output18 $HV_{OUT}C5$ High-voltage output19 $V_{PP}$ High-voltage output20 $HVGND$ High-voltage supply ground21 $HVGND$ High-voltage supply ground22 $VDD2$ 12V power supply23 $BLC$ Blanking pins24 $BLD$ Blanking pins25 $LE$ Latch enable pin26 $D_{OUT}D$ Data output pin27 $D_{IN}D$ Data input pin28 $D_{IN}C$ Data input pin30 $POL$ Polarity pin31 $LVGND$ Live-voltage supply ground32DIRDirection pin33CSChip select pin34 $D_{OUT}B$ Data output pin35 $D_{IN}B$ Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 7          | HV <sub>OUT</sub> D7 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 10 $H'_{OUT}A7$ High-voltage output11 $HV_{OUT}C6$ High-voltage output12 $HV_{OUT}C6$ High-voltage output13 $HV_{OUT}C6$ High-voltage output14 $HV_{OUT}A6$ High-voltage output15 $HV_{OUT}C5$ High-voltage output16 $HV_{OUT}C5$ High-voltage output17 $HV_{OUT}C5$ High-voltage output18 $HV_{OUT}A5$ High-voltage output19 $V_{PP}$ High-voltage output19 $V_{PP}$ High-voltage output20 $HVGND$ High-voltage supply ground21 $HVGND$ High-voltage supply ground22 $VDD2$ 12V power supply23 $BLC$ Blanking pins24 $BLD$ Blanking pins25 $LE$ Latch enable pin26 $D_{OUT}D$ Data output pin27 $D_{IN}D$ Data input pin28 $D_{IN}C$ Data input pin30 $POL$ Polarity pin31 $LVGND$ Lov-voltage supply ground32DIRDirection pin33CSChip select pin34 $D_{OUT}B$ Data output pin35DINBData input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 8          | HV <sub>OUT</sub> C7 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 1 $V_{OuT}D6$ High-voltage output12 $HV_{OuT}C6$ High-voltage output13 $HV_{OuT}B6$ High-voltage output14 $HV_{OuT}B6$ High-voltage output15 $HV_{OuT}D5$ High-voltage output16 $HV_{OuT}C5$ High-voltage output17 $HV_{OuT}B5$ High-voltage output18 $HV_{OuT}A5$ High-voltage output19 $V_{PP}$ High-voltage output20 $HVGND$ High-voltage supply ground21 $HVGND$ High-voltage supply ground22 $VD2$ 12V power supply23 $BLC$ Blanking pins24 $BLD$ Blanking pins25 $L$ Latch enable pin26 $D_{OuT}D$ Data output pin27 $D_{IN}D$ Data input pin28 $D_{IN}C$ Data input pin29 $D_{OuT}C$ Data output pin30 $POL$ Polarity pin31LVGNDLow-voltage supply ground32DIRDirection pin33CSChip select pin34 $D_{OUT}B$ Data output pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 9          | HV <sub>OUT</sub> B7 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 12HV<br>OutHigh-voltage output13HV<br>OutHigh-voltage output14HV<br>OutHigh-voltage output15HV<br>OutHigh-voltage output16HV<br>OutHigh-voltage output17HV<br>OutHigh-voltage output18HV<br>OutHigh-voltage output19VppHigh-voltage output20HVGNDHigh-voltage supply ground21HVGNDHigh-voltage supply ground22VDD212V power supply23BLCBlanking pins24BLDBlanking pins25LELate enable pin26D<br>OutData output pin27D<br>INDData input pin28D<br>INCData output pin30POLPolarity pin31LVGNDLow-voltage supply ground32DIRDirection pin33CSChip select pin34D<br>OutData output pin35Di <sub>N</sub> BData input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10         | HV <sub>OUT</sub> A7 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 13HV0uT86High-voltage output14HV0uT86High-voltage output15HV0uT05High-voltage output16HV0uT05High-voltage output17HV0uT85High-voltage output18HV0uT85High-voltage output19VppHigh-voltage power supply20HVGNDHigh-voltage supply ground21HVGNDHigh-voltage supply ground22VDD212V power supply23BLCBlanking pins24BLDBlanking pins25LELatch enable pin26D0UTDData output pin27DINDData input pin28DINCData input pin30POLPolarity pin31LVGNDLow-voltage supply ground32DIRDirection pin33CSChip select pin34D0UT8Data input pin35DINBData input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 11         | HV <sub>OUT</sub> D6 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 14 $HV_{OUT}A6$ High-voltage output15 $HV_{OUT}D5$ High-voltage output16 $HV_{OUT}C5$ High-voltage output17 $HV_{OUT}S5$ High-voltage output18 $HV_{OUT}A5$ High-voltage output19 $V_{PP}$ High-voltage output20 $HVGND$ High-voltage supply ground21 $HVGND$ High-voltage supply ground22 $VD2$ 12V power supply23 $BLC$ Blanking pins24 $BLD$ Blanking pins25 $LE$ Latch enable pin26 $D_{OUT}D$ Data output pin27 $D_{IN}D$ Data input pin28 $D_{IN}C$ Data output pin30 $POL$ Polarity pin31 $LVGND$ Low-voltage supply ground32DIRDirection pin33CSChip select pin34 $D_{OUT}B$ Data output pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 12         | HV <sub>OUT</sub> C6 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 15 $VOUTDS$ High-voltage output16 $HV_{OUT}CS$ High-voltage output17 $HV_{OUT}S$ High-voltage output18 $HV_{OUT}AS$ High-voltage output19 $V_{PP}$ High-voltage output20 $HVGND$ High-voltage supply ground21 $HVGND$ High-voltage supply ground22 $VDD2$ 12V power supply23 $BLC$ Blanking pins24 $BLD$ Blanking pins25 $LE$ Latch enable pin26 $D_{OUT}D$ Data output pin27 $D_{IN}D$ Data input pin28 $D_{IN}C$ Data output pin30 $POL$ Polarity pin31 $LVGND$ Low-voltage supply ground32DIRDirection pin33CSChip select pin34 $D_{OUT}B$ Data input pin35 $D_{IN}B$ Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 13         | HV <sub>OUT</sub> B6 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 16 $HV_{OUT}C5$ High-voltage output17 $HV_{OUT}B5$ High-voltage output18 $HV_{OUT}A5$ High-voltage output19 $V_{PP}$ High-voltage power supply20 $HVGND$ High-voltage supply ground21 $HVGND$ High-voltage supply ground22 $VD2$ 12V power supply23 $BLC$ Blanking pins24 $BLD$ Blanking pins25 $LE$ Latch enable pin26 $D_{OUT}D$ Data output pin27 $D_{IND}$ Data input pin28 $D_{INC}$ Data input pin30 $POL$ Polarity pin31 $LVGND$ Low-voltage supply ground32DIRDirection pin33CSChip select pin34 $D_{OUT}B$ Data input pin35 $D_{IN}B$ Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 14         | HV <sub>OUT</sub> A6 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 17 $HV_{OUT}B5$ High-voltage output18 $HV_{OUT}A5$ High-voltage output19 $V_{PP}$ High-voltage power supply20 $HVGND$ High-voltage supply ground21 $HVGND$ High-voltage supply ground22 $VDD2$ $12V$ power supply23 $BLC$ Blanking pins24 $BLD$ Blanking pins25 $LE$ Latch enable pin26 $D_{OUT}D$ Data output pin27 $D_{IN}D$ Data input pin28 $D_{IN}C$ Data input pin30 $POL$ Polarity pin31 $LVGND$ Low-voltage supply ground32DIRDirection pin33CSChip select pin34 $D_{OUT}B$ Data output pin35 $D_{IN}B$ Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 15         | HV <sub>OUT</sub> D5 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 18       HV <sub>OUT</sub> A5       High-voltage output         19       V <sub>PP</sub> High-voltage power supply         20       HVGND       High-voltage supply ground         21       HVGND       High-voltage supply ground         22       VDD2       12V power supply         23       BLC       Blanking pins         24       BLD       Blanking pins         25       LE       Latch enable pin         26       D <sub>OUT</sub> D       Data output pin         27       D <sub>IN</sub> D       Data input pin         28       D <sub>IN</sub> C       Data input pin         29       D <sub>OUT</sub> C       Data output pin         30       POL       Polarity pin         31       LVGND       Low-voltage supply ground         32       DIR       Direction pin         33       CS       Chip select pin         34       D <sub>OUT</sub> B       Data output pin         35       D <sub>IN</sub> B       Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                   | 16         | HV <sub>OUT</sub> C5 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 19 $V_{PP}$ High-voltage power supply20HVGNDHigh-voltage supply ground21HVGNDHigh-voltage supply ground22VDD212V power supply23BLCBlanking pins24BLDBlanking pins25LELatch enable pin26 $D_{OUT}D$ Data output pin27 $D_{IND}$ Data input pin28 $D_{INC}$ Data input pin29 $D_{OUT}C$ Data output pin30POLPolarity pin31LVGNDLow-voltage supply ground32DIRDirection pin33CSChip select pin34 $D_{OUT}B$ Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 17         | HV <sub>OUT</sub> B5 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 20HVGNDHigh-voltage supply ground21HVGNDHigh-voltage supply ground22VDD212V power supply23BLCBlanking pins24BLDBlanking pins25LELatch enable pin26D <sub>OUT</sub> DData output pin27D <sub>IN</sub> DData input pin28D <sub>IN</sub> CData output pin29D <sub>OUT</sub> CData output pin30POLPolarity pin31LVGNDLow-voltage supply ground32DIRDirection pin33CSChip select pin34D <sub>OUT</sub> BData output pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 18         | HV <sub>OUT</sub> A5 | High-voltage output        |  |  |  |  |  |  |  |  |  |
| 21       HVGND       High-voltage supply ground         22       VDD2       12V power supply         23       BLC       Blanking pins         24       BLD       Blanking pins         25       LE       Latch enable pin         26       D <sub>OUT</sub> D       Data output pin         27       D <sub>IN</sub> D       Data input pin         28       D <sub>IN</sub> C       Data input pin         29       D <sub>OUT</sub> C       Data output pin         30       POL       Polarity pin         31       LVGND       Low-voltage supply ground         32       DIR       Direction pin         33       CS       Chip select pin         34       D <sub>OUT</sub> B       Data output pin         35       D <sub>IN</sub> B       Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 19         | V <sub>PP</sub>      | High-voltage power supply  |  |  |  |  |  |  |  |  |  |
| 22       VDD2       12V power supply         23       BLC       Blanking pins         24       BLD       Blanking pins         25       LE       Latch enable pin         26       D <sub>OUT</sub> D       Data output pin         27       D <sub>IN</sub> D       Data input pin         28       D <sub>IN</sub> C       Data output pin         29       D <sub>OUT</sub> C       Data output pin         30       POL       Polarity pin         31       LVGND       Low-voltage supply ground         32       DIR       Direction pin         33       CS       Chip select pin         34       D <sub>OUT</sub> B       Data output pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 20         | HVGND                | High-voltage supply ground |  |  |  |  |  |  |  |  |  |
| 23BLCBlanking pins24BLDBlanking pins25LELatch enable pin26D <sub>OUT</sub> DData output pin27D <sub>IN</sub> DData input pin28D <sub>IN</sub> CData output pin29D <sub>OUT</sub> CData output pin30POLPolarity pin31LVGNDLow-voltage supply ground32DIRDirection pin33CSChip select pin34D <sub>OUT</sub> BData output pin35D <sub>IN</sub> BData input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 21         | HVGND                | High-voltage supply ground |  |  |  |  |  |  |  |  |  |
| 24BLDBlanking pins25LELatch enable pin26D <sub>OUT</sub> DData output pin27D <sub>IN</sub> DData input pin28D <sub>IN</sub> CData output pin29D <sub>OUT</sub> CData output pin30POLPolarity pin31LVGNDLow-voltage supply ground32DIRDirection pin33CSChip select pin34D <sub>OUT</sub> BData output pin35D <sub>IN</sub> BData input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 22         | VDD2                 | 12V power supply           |  |  |  |  |  |  |  |  |  |
| 25LELatch enable pin26D <sub>OUT</sub> DData output pin27D <sub>IN</sub> DData input pin28D <sub>IN</sub> CData input pin29D <sub>OUT</sub> CData output pin30POLPolarity pin31LVGNDLow-voltage supply ground32DIRDirection pin33CSChip select pin34D <sub>OUT</sub> BData output pin35D <sub>IN</sub> BData input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 23         | BLC                  | Blanking pins              |  |  |  |  |  |  |  |  |  |
| 26D <sub>OUT</sub> DData output pin27D <sub>IN</sub> DData input pin28D <sub>IN</sub> CData input pin29D <sub>OUT</sub> CData output pin30POLPolarity pin31LVGNDLow-voltage supply ground32DIRDirection pin33CSChip select pin34D <sub>OUT</sub> BData output pin35D <sub>IN</sub> BData input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 24         | BLD                  | Blanking pins              |  |  |  |  |  |  |  |  |  |
| 27DINDData input pin28DINCData input pin29DOUTCData output pin30POLPolarity pin31LVGNDLow-voltage supply ground32DIRDirection pin33CSChip select pin34DOUTBData output pin35DINBData input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 25         | LE                   | Latch enable pin           |  |  |  |  |  |  |  |  |  |
| 28       D <sub>IN</sub> C       Data input pin         29       D <sub>OUT</sub> C       Data output pin         30       POL       Polarity pin         31       LVGND       Low-voltage supply ground         32       DIR       Direction pin         33       CS       Chip select pin         34       D <sub>OUT</sub> B       Data output pin         35       D <sub>IN</sub> B       Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 26         | D <sub>OUT</sub> D   | Data output pin            |  |  |  |  |  |  |  |  |  |
| 29       D <sub>OUT</sub> C       Data output pin         30       POL       Polarity pin         31       LVGND       Low-voltage supply ground         32       DIR       Direction pin         33       CS       Chip select pin         34       D <sub>OUT</sub> B       Data output pin         35       D <sub>IN</sub> B       Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 27         | D <sub>IN</sub> D    | Data input pin             |  |  |  |  |  |  |  |  |  |
| 30       POL       Polarity pin         31       LVGND       Low-voltage supply ground         32       DIR       Direction pin         33       CS       Chip select pin         34       D <sub>OUT</sub> B       Data output pin         35       D <sub>IN</sub> B       Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 28         | D <sub>IN</sub> C    | Data input pin             |  |  |  |  |  |  |  |  |  |
| 31       LVGND       Low-voltage supply ground         32       DIR       Direction pin         33       CS       Chip select pin         34       D <sub>OUT</sub> B       Data output pin         35       D <sub>IN</sub> B       Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 29         | D <sub>OUT</sub> C   | Data output pin            |  |  |  |  |  |  |  |  |  |
| 32     DIR     Direction pin       33     CS     Chip select pin       34     D <sub>OUT</sub> B     Data output pin       35     D <sub>IN</sub> B     Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 30         | POL                  | Polarity pin               |  |  |  |  |  |  |  |  |  |
| 33     CS     Chip select pin       34     D <sub>OUT</sub> B     Data output pin       35     D <sub>IN</sub> B     Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 31         | LVGND                | Low-voltage supply ground  |  |  |  |  |  |  |  |  |  |
| 34     D <sub>OUT</sub> B     Data output pin       35     D <sub>IN</sub> B     Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 32         | DIR                  | Direction pin              |  |  |  |  |  |  |  |  |  |
| 35 D <sub>IN</sub> B Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 33         | CS                   | Chip select pin            |  |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 34         | D <sub>OUT</sub> B   | Data output pin            |  |  |  |  |  |  |  |  |  |
| 36 D <sub>IN</sub> A Data input pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 35         | D <sub>IN</sub> B    | Data input pin             |  |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 36         | D <sub>IN</sub> A    | Data input pin             |  |  |  |  |  |  |  |  |  |

| TABLE 2-1: | 64-LEAD PQFP PIN FUNCTION TABLE (CONTINUED) |                            |  |  |  |  |  |  |  |  |
|------------|---------------------------------------------|----------------------------|--|--|--|--|--|--|--|--|
| Pin Number | Pin Name                                    | Description                |  |  |  |  |  |  |  |  |
| 37         | D <sub>OUT</sub> A                          | Data output pin            |  |  |  |  |  |  |  |  |
| 38         | CLK                                         | Clock pin                  |  |  |  |  |  |  |  |  |
| 39         | BLA                                         | Blanking pins              |  |  |  |  |  |  |  |  |
| 40         | BLB                                         | Blanking pins              |  |  |  |  |  |  |  |  |
| 41         | VDD1                                        | Logic power supply         |  |  |  |  |  |  |  |  |
| 42         | LVGND                                       | Low-voltage supply ground  |  |  |  |  |  |  |  |  |
| 43         | N/C                                         | No internal connection     |  |  |  |  |  |  |  |  |
| 44         | HVGND                                       | High-voltage supply ground |  |  |  |  |  |  |  |  |
| 45         | HVGND                                       | High-voltage supply ground |  |  |  |  |  |  |  |  |
| 46         | VPP                                         | High-voltage power supply  |  |  |  |  |  |  |  |  |
| 47         | HV <sub>OUT</sub> D4                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 48         | HV <sub>OUT</sub> C4                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 49         | HV <sub>OUT</sub> B4                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 50         | HV <sub>OUT</sub> A4                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 51         | HV <sub>OUT</sub> D3                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 52         | HV <sub>OUT</sub> C3                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 53         | HV <sub>OUT</sub> B3                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 54         | HV <sub>OUT</sub> A3                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 55         | HV <sub>OUT</sub> D2                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 56         | HV <sub>OUT</sub> C2                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 57         | HV <sub>OUT</sub> B2                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 58         | HV <sub>OUT</sub> A2                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 59         | HV <sub>OUT</sub> D1                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 60         | HV <sub>OUT</sub> C1                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 61         | HV <sub>OUT</sub> B1                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 62         | HV <sub>OUT</sub> A1                        | High-voltage output        |  |  |  |  |  |  |  |  |
| 63         | VPP                                         | High-voltage power supply  |  |  |  |  |  |  |  |  |
| 64         | HVGND                                       | High-voltage supply ground |  |  |  |  |  |  |  |  |

TABLE 2-1: 64-LEAD PQFP PIN FUNCTION TABLE (CONTINUED)

#### 3.0 **FUNCTIONAL DESCRIPTION**

Follow the steps in Table 3-1 to power up and power down the HV7620.

#### TABLE 3-1: **POWER-UP AND POWER-DOWN SEQUENCE**

|      | Power-Up            | Power-Down |                     |  |  |  |  |  |
|------|---------------------|------------|---------------------|--|--|--|--|--|
| Step | Description         | Step       | Description         |  |  |  |  |  |
| 1    | GND (HV, LV)        | 1          | Logic Input Signals |  |  |  |  |  |
| 2    | V <sub>DD1</sub>    | 2          | V <sub>PP</sub>     |  |  |  |  |  |
| 3    | V <sub>DD2</sub>    | 3          | V <sub>DD2</sub>    |  |  |  |  |  |
| 4    | V <sub>PP</sub>     | 4          | V <sub>DD1</sub>    |  |  |  |  |  |
| 5    | Logic Input Signals | 5          | GND (HV, LV)        |  |  |  |  |  |

#### TRUTH FUNCTION TABLE<sup>1</sup> TABLE 3-2:

| Function                       |                   |                   |      |                   |     | I  | nputs |     |     |     |     |    |     | HV <sub>OUT</sub> |                  |                  |                  |  |
|--------------------------------|-------------------|-------------------|------|-------------------|-----|----|-------|-----|-----|-----|-----|----|-----|-------------------|------------------|------------------|------------------|--|
| Function                       | D <sub>IN</sub> A | D <sub>IN</sub> B | DINC | D <sub>IN</sub> D | CLK | LE | DIR   | BLA | BLB | BLC | BLD | CS | POL | Α                 | В                | С                | D                |  |
| All O/P High                   | Х                 | Х                 | Х    | Х                 | Х   | Х  | Х     | Х   | Х   | Х   | Х   | L  | L   | Н                 | Н                | Н                | Н                |  |
| All O/P Low                    | Х                 | Х                 | Х    | Х                 | Х   | Х  | Х     | Х   | Х   | Х   | Х   | L  | Н   | L                 | L                | L                | L                |  |
| "A" (Note 3)<br>Outputs<br>Low | х                 | х                 | х    | х                 | х   | х  | х     | L   | х   | х   | х   | х  | н   | L                 | Note<br>2        | Note<br>2        | Note<br>2        |  |
| Normal<br>Polarity             | х                 | х                 | х    | х                 | х   | х  | х     | н   | Н   | н   | н   | н  | н   | No Inversion      |                  |                  |                  |  |
| Outputs<br>Inverted            | х                 | х                 | х    | х                 | х   | х  | х     | н   | н   | н   | н   | н  | L   |                   | Inversion        |                  |                  |  |
| Transpar-<br>ent Mode          | Н                 | L                 | L    | L                 | Ť   | Н  | х     | н   | Н   | н   | н   | н  | н   | н                 | L                | L                | L                |  |
| Data Stored                    | Х                 | Х                 | Х    | Х                 | Х   | L  | Х     | Н   | Н   | Н   | Н   | Н  | Н   |                   | Store            | d data           |                  |  |
|                                |                   |                   |      |                   |     |    |       |     |     |     |     |    |     | A <sub>N</sub>    | B <sub>N</sub>   | C <sub>N</sub>   | D <sub>N</sub>   |  |
| Shift CW <sup>A</sup>          | Х                 | Х                 | х    | х                 | 1   | Н  | н     | н   | Н   | н   | н   | н  | х   | $\rightarrow$     | $\rightarrow$    | $\rightarrow$    | $\rightarrow$    |  |
|                                |                   |                   |      |                   |     |    |       |     |     |     |     |    |     | A <sub>N+1</sub>  | B <sub>N+1</sub> | C <sub>N+1</sub> | D <sub>N+1</sub> |  |
|                                |                   |                   |      |                   |     |    |       |     |     |     |     |    |     | $A_{N}$           | B <sub>N</sub>   | C <sub>N</sub>   | $D_N$            |  |
| Shift CCW <sup>B</sup>         | Х                 | Х                 | х    | х                 | 1   | н  | L     | н   | н   | н   | н   | н  | х   | $\rightarrow$     | $\rightarrow$    | $\rightarrow$    | $\rightarrow$    |  |
|                                |                   |                   |      |                   |     |    |       |     |     |     |     |    |     | A <sub>N-1</sub>  | B <sub>N-1</sub> | C <sub>N-1</sub> | D <sub>N-1</sub> |  |

Note 1: H = High logic level L = Low logic level

X = Irrelevant

↑ = Low-to-high transition

- 2: Dependent on previous stage's state before the last CLK ↑ or last LE high
- 3: BLB, BLC and BLD will have a similar effect on their respective output.





# HV7620

- 4.0 PACKAGE MARKING INFORMATION
- 4.1 Packaging Information



| Legend | I: XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Product Code or Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (e3)<br>can be found on the outer packaging for this package. |
|--------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | be carried<br>characters                  | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>s for product code or customer-specific information. Package may or<br>e the corporate logo.                                                                                                                                                                 |

# 64-Lead PQFP (3-Sided) Package Outline (PG)

20.00x14.00mm body, 3.40mm height (max), 0.80mm pitch, 3.90mm footprint



Note: For the most current package drawings, see the Microchip Packaging Specification at www.microchip.com/packaging.

Note:

- 1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.2. The leads on this side are trimmed.

| Sym    | ool | Α    | <b>A</b> 1 | A2   | b    | D     | D1    | Е     | E1    | е           | L    | L1          | L2          | L3          | θ                | θ1              |
|--------|-----|------|------------|------|------|-------|-------|-------|-------|-------------|------|-------------|-------------|-------------|------------------|-----------------|
| Dimen- | MIN | 2.80 | 0.25       | 2.55 | 0.30 | 22.25 | 19.80 | 17.65 | 13.80 |             | 0.73 |             |             |             | 0 <sup>0</sup>   | 5 <sup>0</sup>  |
| sion   | NOM | -    | -          | 2.80 | -    | 22.50 | 20.00 | 17.90 | 14.00 | 0.80<br>BSC | 0.88 | 1.95<br>REF | 0.25<br>BSC | 0.55<br>REF | 3.5 <sup>0</sup> | -               |
| (mm)   | MAX | 3.40 | 0.50       | 3.05 | 0.45 | 22.75 | 20.20 | 18.15 | 14.20 |             | 1.03 |             |             |             | 7 <sup>0</sup>   | 16 <sup>0</sup> |

Drawings not to scale.

# APPENDIX A: REVISION HISTORY

## **Revision A (January 2019)**

- Converted Supertex Doc# DSFP-HV7620 to Microchip DS20005779A
- Removed "HVCMOS<sup>®</sup> Technology" from the Features section
- Changed the package marking format
- Made minor text changes throughout the document

# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO.       | <u>xx</u>          | - | ¥ -                                                                      | ¥        | Example:       |                                                                                                         |
|----------------|--------------------|---|--------------------------------------------------------------------------|----------|----------------|---------------------------------------------------------------------------------------------------------|
| Device         | Package<br>Options |   | Environmental Med                                                        | dia Type | a) HV7620PG-G: | 40 MHz 32-Channel Serial-to-<br>Parallel Converter with Push-<br>Pull Outputs, 64-lead PQFP,<br>66/Tray |
| Device:        | HV7620             | = | 40 MHz 32-Channel Serial-to-Parallel<br>Converter with Push-Pull Outputs |          |                |                                                                                                         |
| Package:       | PG                 | = | 64-lead PQFP                                                             |          |                |                                                                                                         |
| Environmental: | G                  | = | Lead (Pb)-free/RoHS-compliant Package                                    |          |                |                                                                                                         |
| Media Type:    | (blank)            | = | 66/Tray for a PG Package                                                 |          |                |                                                                                                         |
|                |                    |   |                                                                          |          |                |                                                                                                         |
|                |                    |   |                                                                          |          |                |                                                                                                         |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KELLOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard,

CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-4106-9



# Worldwide Sales and Service

#### AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenvang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

Japan - Osaka

Japan - Tokyo

Korea - Daegu

Korea - Seoul

Tel: 60-4-227-8870

Singapore

Tel: 886-3-577-8366

Tel: 66-2-694-1351

Tel: 84-28-5448-2100

Tel: 31-416-690399 Fax: 31-416-690340

EUROPE

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4450-2828

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Garching

Tel: 49-2129-3766400

Germany - Heilbronn

Tel: 49-7131-67-3636

Germany - Karlsruhe

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Rosenheim

Tel: 49-8031-354-560

Israel - Ra'anana

Italy - Milan

Italy - Padova

Tel: 972-9-744-7705

Tel: 39-0331-742611

Fax: 39-0331-466781

Tel: 39-049-7625286

**Netherlands - Drunen** 

Tel: 49-8931-9700

Germany - Haan

Finland - Espoo

France - Paris

Fax: 43-7242-2244-393

**Denmark - Copenhagen** 

Norway - Trondheim Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

Tel: 91-20-4121-0141

Tel: 81-3-6880- 3770

Tel: 82-53-744-4301

Tel: 82-2-554-7200

Tel: 60-3-7651-7906

Tel: 63-2-634-9065

Taiwan - Hsin Chu

Taiwan - Kaohsiung

Taiwan - Taipei Tel: 886-2-2508-8600

Thailand - Bangkok

Vietnam - Ho Chi Minh

India - Pune

Tel: 81-6-6152-7160

Malaysia - Kuala Lumpur

Malaysia - Penang

Philippines - Manila

Tel: 65-6334-8870

Tel: 886-7-213-7830

SYST-31RUBG366 - Data Sheet - HV7620 40 MHz 32-Channel Serial-to-Parallel Converter with Push-Pull

Affected Catalog Part Numbers(CPN)

HV7620ND HV7620PG-G